HAL
Select one of the symbols to view example projects that use it.
 
Outline
#define STM32F4xx_HAL_SRAM_H
Includes
#include "stm32f4xx_ll_fsmc.h"
#include "stm32f4xx_ll_fmc.h"
Exported typedef
HAL_SRAM_StateTypeDef
SRAM_HandleTypeDef
Exported macro
#define __HAL_SRAM_RESET_HANDLE_STATE
HAL_SRAM_Init(SRAM_HandleTypeDef *, FMC_NORSRAM_TimingTypeDef *, FMC_NORSRAM_TimingTypeDef *);
HAL_SRAM_DeInit(SRAM_HandleTypeDef *);
HAL_SRAM_MspInit(SRAM_HandleTypeDef *);
HAL_SRAM_MspDeInit(SRAM_HandleTypeDef *);
HAL_SRAM_Read_8b(SRAM_HandleTypeDef *, uint32_t *, uint8_t *, uint32_t);
HAL_SRAM_Write_8b(SRAM_HandleTypeDef *, uint32_t *, uint8_t *, uint32_t);
HAL_SRAM_Read_16b(SRAM_HandleTypeDef *, uint32_t *, uint16_t *, uint32_t);
HAL_SRAM_Write_16b(SRAM_HandleTypeDef *, uint32_t *, uint16_t *, uint32_t);
HAL_SRAM_Read_32b(SRAM_HandleTypeDef *, uint32_t *, uint32_t *, uint32_t);
HAL_SRAM_Write_32b(SRAM_HandleTypeDef *, uint32_t *, uint32_t *, uint32_t);
HAL_SRAM_Read_DMA(SRAM_HandleTypeDef *, uint32_t *, uint32_t *, uint32_t);
HAL_SRAM_Write_DMA(SRAM_HandleTypeDef *, uint32_t *, uint32_t *, uint32_t);
HAL_SRAM_DMA_XferCpltCallback(DMA_HandleTypeDef *);
HAL_SRAM_DMA_XferErrorCallback(DMA_HandleTypeDef *);
HAL_SRAM_WriteOperation_Enable(SRAM_HandleTypeDef *);
HAL_SRAM_WriteOperation_Disable(SRAM_HandleTypeDef *);
HAL_SRAM_GetState(const SRAM_HandleTypeDef *);
Files
loading...
CodeScopeSTM32 Libraries and SamplesHALInc/stm32f4xx_hal_sram.h
 
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
/** ****************************************************************************** * @file stm32f4xx_hal_sram.h * @author MCD Application Team * @brief Header file of SRAM HAL module. ****************************************************************************** * @attention * * Copyright (c) 2016 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** *//* ... */ /* Define to prevent recursive inclusion -------------------------------------*/ #ifndef STM32F4xx_HAL_SRAM_H #define STM32F4xx_HAL_SRAM_H #ifdef __cplusplus extern "C" { #endif #if defined(FMC_Bank1) || defined(FSMC_Bank1) /* Includes ------------------------------------------------------------------*/ #if defined(FSMC_Bank1) #include "stm32f4xx_ll_fsmc.h" #else #include "stm32f4xx_ll_fmc.h" #endif /* FSMC_Bank1 */ /** @addtogroup STM32F4xx_HAL_Driver * @{ *//* ... */ /** @addtogroup SRAM * @{ *//* ... */ Includes /* Exported typedef ----------------------------------------------------------*/ /** @defgroup SRAM_Exported_Types SRAM Exported Types * @{ *//* ... */ /** * @brief HAL SRAM State structures definition *//* ... */ typedef enum { HAL_SRAM_STATE_RESET = 0x00U, /*!< SRAM not yet initialized or disabled */ HAL_SRAM_STATE_READY = 0x01U, /*!< SRAM initialized and ready for use */ HAL_SRAM_STATE_BUSY = 0x02U, /*!< SRAM internal process is ongoing */ HAL_SRAM_STATE_ERROR = 0x03U, /*!< SRAM error state */ HAL_SRAM_STATE_PROTECTED = 0x04U /*!< SRAM peripheral NORSRAM device write protected */ ...} HAL_SRAM_StateTypeDef; /** * @brief SRAM handle Structure definition *//* ... */ #if (USE_HAL_SRAM_REGISTER_CALLBACKS == 1) typedef struct __SRAM_HandleTypeDef #else typedef struct #endif /* USE_HAL_SRAM_REGISTER_CALLBACKS */ { FMC_NORSRAM_TypeDef *Instance; /*!< Register base address */ FMC_NORSRAM_EXTENDED_TypeDef *Extended; /*!< Extended mode register base address */ FMC_NORSRAM_InitTypeDef Init; /*!< SRAM device control configuration parameters */ HAL_LockTypeDef Lock; /*!< SRAM locking object */ __IO HAL_SRAM_StateTypeDef State; /*!< SRAM device access state */ DMA_HandleTypeDef *hdma; /*!< Pointer DMA handler */ #if (USE_HAL_SRAM_REGISTER_CALLBACKS == 1) void (* MspInitCallback)(struct __SRAM_HandleTypeDef *hsram); /*!< SRAM Msp Init callback */ void (* MspDeInitCallback)(struct __SRAM_HandleTypeDef *hsram); /*!< SRAM Msp DeInit callback */ void (* DmaXferCpltCallback)(DMA_HandleTypeDef *hdma); /*!< SRAM DMA Xfer Complete callback */ void (* DmaXferErrorCallback)(DMA_HandleTypeDef *hdma); /*!< SRAM DMA Xfer Error callback *//* ... */ #endif /* USE_HAL_SRAM_REGISTER_CALLBACKS */ ...} SRAM_HandleTypeDef; #if (USE_HAL_SRAM_REGISTER_CALLBACKS == 1) /** * @brief HAL SRAM Callback ID enumeration definition *//* ... */ typedef enum { HAL_SRAM_MSP_INIT_CB_ID = 0x00U, /*!< SRAM MspInit Callback ID */ HAL_SRAM_MSP_DEINIT_CB_ID = 0x01U, /*!< SRAM MspDeInit Callback ID */ HAL_SRAM_DMA_XFER_CPLT_CB_ID = 0x02U, /*!< SRAM DMA Xfer Complete Callback ID */ HAL_SRAM_DMA_XFER_ERR_CB_ID = 0x03U /*!< SRAM DMA Xfer Complete Callback ID */ ...} HAL_SRAM_CallbackIDTypeDef; /** * @brief HAL SRAM Callback pointer definition *//* ... */ typedef void (*pSRAM_CallbackTypeDef)(SRAM_HandleTypeDef *hsram); typedef void (*pSRAM_DmaCallbackTypeDef)(DMA_HandleTypeDef *hdma);/* ... */ #endif /* USE_HAL_SRAM_REGISTER_CALLBACKS */ /** * @} *//* ... */ Exported typedef /* Exported constants --------------------------------------------------------*/ /* Exported macro ------------------------------------------------------------*/ /** @defgroup SRAM_Exported_Macros SRAM Exported Macros * @{ *//* ... */ /** @brief Reset SRAM handle state * @param __HANDLE__ SRAM handle * @retval None *//* ... */ #if (USE_HAL_SRAM_REGISTER_CALLBACKS == 1) #define __HAL_SRAM_RESET_HANDLE_STATE(__HANDLE__) do { \ (__HANDLE__)->State = HAL_SRAM_STATE_RESET; \ (__HANDLE__)->MspInitCallback = NULL; \ (__HANDLE__)->MspDeInitCallback = NULL; \ ...} while(0)... /* ... */#else #define __HAL_SRAM_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_SRAM_STATE_RESET) #endif /* USE_HAL_SRAM_REGISTER_CALLBACKS */ /** * @} *//* ... */ Exported macro /* Exported functions --------------------------------------------------------*/ /** @addtogroup SRAM_Exported_Functions SRAM Exported Functions * @{ *//* ... */ /** @addtogroup SRAM_Exported_Functions_Group1 Initialization and de-initialization functions * @{ *//* ... */ /* Initialization/de-initialization functions ********************************/ HAL_StatusTypeDef HAL_SRAM_Init(SRAM_HandleTypeDef *hsram, FMC_NORSRAM_TimingTypeDef *Timing, FMC_NORSRAM_TimingTypeDef *ExtTiming); HAL_StatusTypeDef HAL_SRAM_DeInit(SRAM_HandleTypeDef *hsram); void HAL_SRAM_MspInit(SRAM_HandleTypeDef *hsram); void HAL_SRAM_MspDeInit(SRAM_HandleTypeDef *hsram); /** * @} *//* ... */ /** @addtogroup SRAM_Exported_Functions_Group2 Input Output and memory control functions * @{ *//* ... */ /* I/O operation functions ***************************************************/ HAL_StatusTypeDef HAL_SRAM_Read_8b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint8_t *pDstBuffer, uint32_t BufferSize); HAL_StatusTypeDef HAL_SRAM_Write_8b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint8_t *pSrcBuffer, uint32_t BufferSize); HAL_StatusTypeDef HAL_SRAM_Read_16b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint16_t *pDstBuffer, uint32_t BufferSize); HAL_StatusTypeDef HAL_SRAM_Write_16b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint16_t *pSrcBuffer, uint32_t BufferSize); HAL_StatusTypeDef HAL_SRAM_Read_32b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pDstBuffer, uint32_t BufferSize); HAL_StatusTypeDef HAL_SRAM_Write_32b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pSrcBuffer, uint32_t BufferSize); HAL_StatusTypeDef HAL_SRAM_Read_DMA(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pDstBuffer, uint32_t BufferSize); HAL_StatusTypeDef HAL_SRAM_Write_DMA(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pSrcBuffer, uint32_t BufferSize); void HAL_SRAM_DMA_XferCpltCallback(DMA_HandleTypeDef *hdma); void HAL_SRAM_DMA_XferErrorCallback(DMA_HandleTypeDef *hdma); #if (USE_HAL_SRAM_REGISTER_CALLBACKS == 1) /* SRAM callback registering/unregistering */ HAL_StatusTypeDef HAL_SRAM_RegisterCallback(SRAM_HandleTypeDef *hsram, HAL_SRAM_CallbackIDTypeDef CallbackId, pSRAM_CallbackTypeDef pCallback); HAL_StatusTypeDef HAL_SRAM_UnRegisterCallback(SRAM_HandleTypeDef *hsram, HAL_SRAM_CallbackIDTypeDef CallbackId); HAL_StatusTypeDef HAL_SRAM_RegisterDmaCallback(SRAM_HandleTypeDef *hsram, HAL_SRAM_CallbackIDTypeDef CallbackId, pSRAM_DmaCallbackTypeDef pCallback);/* ... */ #endif /* USE_HAL_SRAM_REGISTER_CALLBACKS */ /** * @} *//* ... */ /** @addtogroup SRAM_Exported_Functions_Group3 Control functions * @{ *//* ... */ /* SRAM Control functions ****************************************************/ HAL_StatusTypeDef HAL_SRAM_WriteOperation_Enable(SRAM_HandleTypeDef *hsram); HAL_StatusTypeDef HAL_SRAM_WriteOperation_Disable(SRAM_HandleTypeDef *hsram); /** * @} *//* ... */ /** @addtogroup SRAM_Exported_Functions_Group4 Peripheral State functions * @{ *//* ... */ /* SRAM State functions ******************************************************/ HAL_SRAM_StateTypeDef HAL_SRAM_GetState(const SRAM_HandleTypeDef *hsram); /** * @} *//* ... */ /** * @} *//* ... */ /** * @} *//* ... */ /** * @} *//* ... */ /* ... */ #endif /* FMC_Bank1 || FSMC_Bank1 */ #ifdef __cplusplus }extern "C" { ... } #endif /* ... */ #endif /* STM32F4xx_HAL_SRAM_H */