HAL
Select one of the symbols to view example projects that use it.
 
Outline
#define STM32F4xx_HAL_ETH_H
#include "stm32f4xx_hal_def.h"
Exported types
#define ETH_TX_DESC_CNT
#define ETH_RX_DESC_CNT
ETH_DMADescTypeDef
__ETH_BufferTypeDef
ETH_TxDescListTypeDef
ETH_TxPacketConfig_t
ETH_TimeStampTypeDef
ETH_RxDescListTypeDef
ETH_MACConfigTypeDef
ETH_DMAConfigTypeDef
ETH_MediaInterfaceTypeDef
ETH_InitTypeDef
HAL_ETH_StateTypeDef
pETH_rxLinkCallbackTypeDef
pETH_txPtpCallbackTypeDef
ETH_HandleTypeDef
ETH_MACFilterConfigTypeDef
ETH_PowerDownConfigTypeDef
Exported constants
#define ETH_DMATXDESC_OWN
#define ETH_DMATXDESC_IC
#define ETH_DMATXDESC_LS
#define ETH_DMATXDESC_FS
#define ETH_DMATXDESC_DC
#define ETH_DMATXDESC_DP
#define ETH_DMATXDESC_TTSE
#define ETH_DMATXDESC_CIC
#define ETH_DMATXDESC_CIC_BYPASS
#define ETH_DMATXDESC_CIC_IPV4HEADER
#define ETH_DMATXDESC_CIC_TCPUDPICMP_SEGMENT
#define ETH_DMATXDESC_CIC_TCPUDPICMP_FULL
#define ETH_DMATXDESC_TER
#define ETH_DMATXDESC_TCH
#define ETH_DMATXDESC_TTSS
#define ETH_DMATXDESC_IHE
#define ETH_DMATXDESC_ES
#define ETH_DMATXDESC_JT
#define ETH_DMATXDESC_FF
#define ETH_DMATXDESC_PCE
#define ETH_DMATXDESC_LCA
#define ETH_DMATXDESC_NC
#define ETH_DMATXDESC_LCO
#define ETH_DMATXDESC_EC
#define ETH_DMATXDESC_VF
#define ETH_DMATXDESC_CC
#define ETH_DMATXDESC_ED
#define ETH_DMATXDESC_UF
#define ETH_DMATXDESC_DB
#define ETH_DMATXDESC_TBS2
#define ETH_DMATXDESC_TBS1
#define ETH_DMATXDESC_B1AP
#define ETH_DMATXDESC_B2AP
#define ETH_DMAPTPTXDESC_TTSL
#define ETH_DMAPTPTXDESC_TTSH
#define ETH_DMARXDESC_OWN
#define ETH_DMARXDESC_AFM
#define ETH_DMARXDESC_FL
#define ETH_DMARXDESC_ES
#define ETH_DMARXDESC_DE
#define ETH_DMARXDESC_SAF
#define ETH_DMARXDESC_LE
#define ETH_DMARXDESC_OE
#define ETH_DMARXDESC_VLAN
#define ETH_DMARXDESC_FS
#define ETH_DMARXDESC_LS
#define ETH_DMARXDESC_IPV4HCE
#define ETH_DMARXDESC_LC
#define ETH_DMARXDESC_FT
#define ETH_DMARXDESC_RWT
#define ETH_DMARXDESC_RE
#define ETH_DMARXDESC_DBE
#define ETH_DMARXDESC_CE
#define ETH_DMARXDESC_MAMPCE
#define ETH_DMARXDESC_DIC
#define ETH_DMARXDESC_RBS2
#define ETH_DMARXDESC_RER
#define ETH_DMARXDESC_RCH
#define ETH_DMARXDESC_RBS1
#define ETH_DMARXDESC_B1AP
#define ETH_DMARXDESC_B2AP
#define ETH_DMAPTPRXDESC_PTPV
#define ETH_DMAPTPRXDESC_PTPFT
#define ETH_DMAPTPRXDESC_PTPMT
#define ETH_DMAPTPRXDESC_IPV6PR
#define ETH_DMAPTPRXDESC_IPV4PR
#define ETH_DMAPTPRXDESC_IPCB
#define ETH_DMAPTPRXDESC_IPPE
#define ETH_DMAPTPRXDESC_IPHE
#define ETH_DMAPTPRXDESC_IPPT
#define ETH_DMAPTPRXDESC_RTSL
#define ETH_DMAPTPRXDESC_RTSH
#define ETH_MAX_PACKET_SIZE
#define ETH_HEADER
#define ETH_CRC
#define ETH_VLAN_TAG
#define ETH_MIN_PAYLOAD
#define ETH_MAX_PAYLOAD
#define ETH_JUMBO_FRAME_PAYLOAD
#define HAL_ETH_ERROR_NONE
#define HAL_ETH_ERROR_PARAM
#define HAL_ETH_ERROR_BUSY
#define HAL_ETH_ERROR_TIMEOUT
#define HAL_ETH_ERROR_DMA
#define HAL_ETH_ERROR_MAC
#define HAL_ETH_ERROR_INVALID_CALLBACK
#define ETH_TX_PACKETS_FEATURES_CSUM
#define ETH_TX_PACKETS_FEATURES_SAIC
#define ETH_TX_PACKETS_FEATURES_VLANTAG
#define ETH_TX_PACKETS_FEATURES_INNERVLANTAG
#define ETH_TX_PACKETS_FEATURES_TSO
#define ETH_TX_PACKETS_FEATURES_CRCPAD
#define ETH_SRC_ADDR_CONTROL_DISABLE
#define ETH_SRC_ADDR_INSERT
#define ETH_SRC_ADDR_REPLACE
#define ETH_CRC_PAD_DISABLE
#define ETH_CRC_PAD_INSERT
#define ETH_CRC_INSERT
#define ETH_CHECKSUM_DISABLE
#define ETH_CHECKSUM_IPHDR_INSERT
#define ETH_CHECKSUM_IPHDR_PAYLOAD_INSERT
#define ETH_CHECKSUM_IPHDR_PAYLOAD_INSERT_PHDR_CALC
#define ETH_VLAN_DISABLE
#define ETH_VLAN_REMOVE
#define ETH_VLAN_INSERT
#define ETH_VLAN_REPLACE
#define ETH_INNER_VLAN_DISABLE
#define ETH_INNER_VLAN_REMOVE
#define ETH_INNER_VLAN_INSERT
#define ETH_INNER_VLAN_REPLACE
#define ETH_VLAN_FILTER_PASS
#define ETH_DEST_ADDRESS_FAIL
#define ETH_SOURCE_ADDRESS_FAIL
#define ETH_DRIBBLE_BIT_ERROR
#define ETH_RECEIVE_ERROR
#define ETH_RECEIVE_OVERFLOW
#define ETH_WATCHDOG_TIMEOUT
#define ETH_GIANT_PACKET
#define ETH_CRC_ERROR
#define ETH_DMAARBITRATION_RX
#define ETH_DMAARBITRATION_RX1_TX1
#define ETH_DMAARBITRATION_RX2_TX1
#define ETH_DMAARBITRATION_RX3_TX1
#define ETH_DMAARBITRATION_RX4_TX1
#define ETH_DMAARBITRATION_RX5_TX1
#define ETH_DMAARBITRATION_RX6_TX1
#define ETH_DMAARBITRATION_RX7_TX1
#define ETH_DMAARBITRATION_RX8_TX1
#define ETH_DMAARBITRATION_TX
#define ETH_DMAARBITRATION_TX1_RX1
#define ETH_DMAARBITRATION_TX2_RX1
#define ETH_DMAARBITRATION_TX3_RX1
#define ETH_DMAARBITRATION_TX4_RX1
#define ETH_DMAARBITRATION_TX5_RX1
#define ETH_DMAARBITRATION_TX6_RX1
#define ETH_DMAARBITRATION_TX7_RX1
#define ETH_DMAARBITRATION_TX8_RX1
#define ETH_BURSTLENGTH_FIXED
#define ETH_BURSTLENGTH_MIXED
#define ETH_BURSTLENGTH_UNSPECIFIED
#define ETH_TXDMABURSTLENGTH_1BEAT
#define ETH_TXDMABURSTLENGTH_2BEAT
#define ETH_TXDMABURSTLENGTH_4BEAT
#define ETH_TXDMABURSTLENGTH_8BEAT
#define ETH_TXDMABURSTLENGTH_16BEAT
#define ETH_TXDMABURSTLENGTH_32BEAT
#define ETH_TXDMABURSTLENGTH_4XPBL_4BEAT
#define ETH_TXDMABURSTLENGTH_4XPBL_8BEAT
#define ETH_TXDMABURSTLENGTH_4XPBL_16BEAT
#define ETH_TXDMABURSTLENGTH_4XPBL_32BEAT
#define ETH_TXDMABURSTLENGTH_4XPBL_64BEAT
#define ETH_TXDMABURSTLENGTH_4XPBL_128BEAT
#define ETH_RXDMABURSTLENGTH_1BEAT
#define ETH_RXDMABURSTLENGTH_2BEAT
#define ETH_RXDMABURSTLENGTH_4BEAT
#define ETH_RXDMABURSTLENGTH_8BEAT
#define ETH_RXDMABURSTLENGTH_16BEAT
#define ETH_RXDMABURSTLENGTH_32BEAT
#define ETH_RXDMABURSTLENGTH_4XPBL_4BEAT
#define ETH_RXDMABURSTLENGTH_4XPBL_8BEAT
#define ETH_RXDMABURSTLENGTH_4XPBL_16BEAT
#define ETH_RXDMABURSTLENGTH_4XPBL_32BEAT
#define ETH_RXDMABURSTLENGTH_4XPBL_64BEAT
#define ETH_RXDMABURSTLENGTH_4XPBL_128BEAT
#define ETH_DMA_NORMAL_IT
#define ETH_DMA_ABNORMAL_IT
#define ETH_DMA_CONTEXT_DESC_ERROR_IT
#define ETH_DMA_FATAL_BUS_ERROR_IT
#define ETH_DMA_EARLY_RX_IT
#define ETH_DMA_EARLY_TX_IT
#define ETH_DMA_RX_WATCHDOG_TIMEOUT_IT
#define ETH_DMA_RX_PROCESS_STOPPED_IT
#define ETH_DMA_RX_BUFFER_UNAVAILABLE_IT
#define ETH_DMA_RX_IT
#define ETH_DMA_TX_BUFFER_UNAVAILABLE_IT
#define ETH_DMA_TX_PROCESS_STOPPED_IT
#define ETH_DMA_TX_IT
#define ETH_DMA_RX_NO_ERROR_FLAG
#define ETH_DMA_RX_DESC_READ_ERROR_FLAG
#define ETH_DMA_RX_DESC_WRITE_ERROR_FLAG
#define ETH_DMA_RX_BUFFER_READ_ERROR_FLAG
#define ETH_DMA_RX_BUFFER_WRITE_ERROR_FLAG
#define ETH_DMA_TX_NO_ERROR_FLAG
#define ETH_DMA_TX_DESC_READ_ERROR_FLAG
#define ETH_DMA_TX_DESC_WRITE_ERROR_FLAG
#define ETH_DMA_TX_BUFFER_READ_ERROR_FLAG
#define ETH_DMA_TX_BUFFER_WRITE_ERROR_FLAG
#define ETH_DMA_CONTEXT_DESC_ERROR_FLAG
#define ETH_DMA_FATAL_BUS_ERROR_FLAG
#define ETH_DMA_EARLY_TX_IT_FLAG
#define ETH_DMA_RX_WATCHDOG_TIMEOUT_FLAG
#define ETH_DMA_RX_PROCESS_STOPPED_FLAG
#define ETH_DMA_RX_BUFFER_UNAVAILABLE_FLAG
#define ETH_DMA_TX_PROCESS_STOPPED_FLAG
#define ETH_TRANSMITSTOREFORWARD
#define ETH_TRANSMITTHRESHOLD_32
#define ETH_TRANSMITTHRESHOLD_64
#define ETH_TRANSMITTHRESHOLD_96
#define ETH_TRANSMITTHRESHOLD_128
#define ETH_TRANSMITTHRESHOLD_192
#define ETH_TRANSMITTHRESHOLD_256
#define ETH_TRANSMITTHRESHOLD_384
#define ETH_TRANSMITTHRESHOLD_512
#define ETH_RECEIVESTOREFORWARD
#define ETH_RECEIVETHRESHOLD8_64
#define ETH_RECEIVETHRESHOLD8_32
#define ETH_RECEIVETHRESHOLD8_96
#define ETH_RECEIVETHRESHOLD8_128
#define ETH_PAUSELOWTHRESHOLD_MINUS_4
#define ETH_PAUSELOWTHRESHOLD_MINUS_28
#define ETH_PAUSELOWTHRESHOLD_MINUS_36
#define ETH_PAUSELOWTHRESHOLD_MINUS_144
#define ETH_PAUSELOWTHRESHOLD_MINUS_256
#define ETH_PAUSELOWTHRESHOLD_MINUS_512
#define ETH_WATCHDOGTIMEOUT_2KB
#define ETH_WATCHDOGTIMEOUT_3KB
#define ETH_WATCHDOGTIMEOUT_4KB
#define ETH_WATCHDOGTIMEOUT_5KB
#define ETH_WATCHDOGTIMEOUT_6KB
#define ETH_WATCHDOGTIMEOUT_7KB
#define ETH_WATCHDOGTIMEOUT_8KB
#define ETH_WATCHDOGTIMEOUT_9KB
#define ETH_WATCHDOGTIMEOUT_10KB
#define ETH_WATCHDOGTIMEOUT_11KB
#define ETH_WATCHDOGTIMEOUT_12KB
#define ETH_WATCHDOGTIMEOUT_13KB
#define ETH_WATCHDOGTIMEOUT_14KB
#define ETH_WATCHDOGTIMEOUT_15KB
#define ETH_WATCHDOGTIMEOUT_16KB
#define ETH_INTERPACKETGAP_96BIT
#define ETH_INTERPACKETGAP_88BIT
#define ETH_INTERPACKETGAP_80BIT
#define ETH_INTERPACKETGAP_72BIT
#define ETH_INTERPACKETGAP_64BIT
#define ETH_INTERPACKETGAP_56BIT
#define ETH_INTERPACKETGAP_48BIT
#define ETH_INTERPACKETGAP_40BIT
#define ETH_SPEED_10M
#define ETH_SPEED_100M
#define ETH_FULLDUPLEX_MODE
#define ETH_HALFDUPLEX_MODE
#define ETH_BACKOFFLIMIT_10
#define ETH_BACKOFFLIMIT_8
#define ETH_BACKOFFLIMIT_4
#define ETH_BACKOFFLIMIT_1
#define ETH_PREAMBLELENGTH_7
#define ETH_PREAMBLELENGTH_5
#define ETH_PREAMBLELENGTH_3
#define ETH_SOURCEADDRESS_DISABLE
#define ETH_SOURCEADDRESS_INSERT_ADDR0
#define ETH_SOURCEADDRESS_INSERT_ADDR1
#define ETH_SOURCEADDRESS_REPLACE_ADDR0
#define ETH_SOURCEADDRESS_REPLACE_ADDR1
#define ETH_CTRLPACKETS_BLOCK_ALL
#define ETH_CTRLPACKETS_FORWARD_ALL_EXCEPT_PA
#define ETH_CTRLPACKETS_FORWARD_ALL
#define ETH_CTRLPACKETS_FORWARD_PASSED_ADDR_FILTER
#define ETH_VLANTAGCOMPARISON_12BIT
#define ETH_VLANTAGCOMPARISON_16BIT
#define ETH_MAC_ADDRESS0
#define ETH_MAC_ADDRESS1
#define ETH_MAC_ADDRESS2
#define ETH_MAC_ADDRESS3
#define ETH_MAC_PMT_IT
#define ETH_WAKEUP_PACKET_RECIEVED
#define ETH_MAGIC_PACKET_RECIEVED
#define ETH_RECEIVE_WATCHDOG_TIMEOUT
#define ETH_EXECESSIVE_COLLISIONS
#define ETH_LATE_COLLISIONS
#define ETH_EXECESSIVE_DEFERRAL
#define ETH_LOSS_OF_CARRIER
#define ETH_NO_CARRIER
#define ETH_TRANSMIT_JABBR_TIMEOUT
#define HAL_ETH_STATE_RESET
#define HAL_ETH_STATE_READY
#define HAL_ETH_STATE_BUSY
#define HAL_ETH_STATE_STARTED
#define HAL_ETH_STATE_ERROR
#define ETH_AUTONEGOTIATION_ENABLE
#define ETH_AUTONEGOTIATION_DISABLE
#define ETH_RXPOLLING_MODE
#define ETH_RXINTERRUPT_MODE
#define ETH_CHECKSUM_BY_HARDWARE
#define ETH_CHECKSUM_BY_SOFTWARE
#define ETH_MEDIA_INTERFACE_MII
#define ETH_MEDIA_INTERFACE_RMII
#define ETH_WATCHDOG_ENABLE
#define ETH_WATCHDOG_DISABLE
#define ETH_JABBER_ENABLE
#define ETH_JABBER_DISABLE
#define ETH_INTERFRAMEGAP_96BIT
#define ETH_INTERFRAMEGAP_88BIT
#define ETH_INTERFRAMEGAP_80BIT
#define ETH_INTERFRAMEGAP_72BIT
#define ETH_INTERFRAMEGAP_64BIT
#define ETH_INTERFRAMEGAP_56BIT
#define ETH_INTERFRAMEGAP_48BIT
#define ETH_INTERFRAMEGAP_40BIT
#define ETH_CARRIERSENCE_ENABLE
#define ETH_CARRIERSENCE_DISABLE
#define ETH_RECEIVEOWN_ENABLE
#define ETH_RECEIVEOWN_DISABLE
#define ETH_LOOPBACKMODE_ENABLE
#define ETH_LOOPBACKMODE_DISABLE
#define ETH_CHECKSUMOFFLAOD_ENABLE
#define ETH_CHECKSUMOFFLAOD_DISABLE
#define ETH_RETRYTRANSMISSION_ENABLE
#define ETH_RETRYTRANSMISSION_DISABLE
#define ETH_AUTOMATICPADCRCSTRIP_ENABLE
#define ETH_AUTOMATICPADCRCSTRIP_DISABLE
#define ETH_DEFFERRALCHECK_ENABLE
#define ETH_DEFFERRALCHECK_DISABLE
#define ETH_RECEIVEALL_ENABLE
#define ETH_RECEIVEALL_DISABLE
#define ETH_SOURCEADDRFILTER_NORMAL_ENABLE
#define ETH_SOURCEADDRFILTER_INVERSE_ENABLE
#define ETH_SOURCEADDRFILTER_DISABLE
#define ETH_PASSCONTROLFRAMES_BLOCKALL
#define ETH_PASSCONTROLFRAMES_FORWARDALL
#define ETH_PASSCONTROLFRAMES_FORWARDPASSEDADDRFILTER
#define ETH_BROADCASTFRAMESRECEPTION_ENABLE
#define ETH_BROADCASTFRAMESRECEPTION_DISABLE
#define ETH_DESTINATIONADDRFILTER_NORMAL
#define ETH_DESTINATIONADDRFILTER_INVERSE
#define ETH_PROMISCUOUS_MODE_ENABLE
#define ETH_PROMISCUOUS_MODE_DISABLE
#define ETH_MULTICASTFRAMESFILTER_PERFECTHASHTABLE
#define ETH_MULTICASTFRAMESFILTER_HASHTABLE
#define ETH_MULTICASTFRAMESFILTER_PERFECT
#define ETH_MULTICASTFRAMESFILTER_NONE
#define ETH_UNICASTFRAMESFILTER_PERFECTHASHTABLE
#define ETH_UNICASTFRAMESFILTER_HASHTABLE
#define ETH_UNICASTFRAMESFILTER_PERFECT
#define ETH_ZEROQUANTAPAUSE_ENABLE
#define ETH_ZEROQUANTAPAUSE_DISABLE
#define ETH_PAUSELOWTHRESHOLD_MINUS4
#define ETH_PAUSELOWTHRESHOLD_MINUS28
#define ETH_PAUSELOWTHRESHOLD_MINUS144
#define ETH_PAUSELOWTHRESHOLD_MINUS256
#define ETH_UNICASTPAUSEFRAMEDETECT_ENABLE
#define ETH_UNICASTPAUSEFRAMEDETECT_DISABLE
#define ETH_RECEIVEFLOWCONTROL_ENABLE
#define ETH_RECEIVEFLOWCONTROL_DISABLE
#define ETH_TRANSMITFLOWCONTROL_ENABLE
#define ETH_TRANSMITFLOWCONTROL_DISABLE
#define ETH_MAC_ADDRESSFILTER_SA
#define ETH_MAC_ADDRESSFILTER_DA
#define ETH_MAC_ADDRESSMASK_BYTE6
#define ETH_MAC_ADDRESSMASK_BYTE5
#define ETH_MAC_ADDRESSMASK_BYTE4
#define ETH_MAC_ADDRESSMASK_BYTE3
#define ETH_MAC_ADDRESSMASK_BYTE2
#define ETH_MAC_ADDRESSMASK_BYTE1
#define ETH_TRANSMITTHRESHOLDCONTROL_64BYTES
#define ETH_TRANSMITTHRESHOLDCONTROL_128BYTES
#define ETH_TRANSMITTHRESHOLDCONTROL_192BYTES
#define ETH_TRANSMITTHRESHOLDCONTROL_256BYTES
#define ETH_TRANSMITTHRESHOLDCONTROL_40BYTES
#define ETH_TRANSMITTHRESHOLDCONTROL_32BYTES
#define ETH_TRANSMITTHRESHOLDCONTROL_24BYTES
#define ETH_TRANSMITTHRESHOLDCONTROL_16BYTES
#define ETH_RECEIVEDTHRESHOLDCONTROL_64BYTES
#define ETH_RECEIVEDTHRESHOLDCONTROL_32BYTES
#define ETH_RECEIVEDTHRESHOLDCONTROL_96BYTES
#define ETH_RECEIVEDTHRESHOLDCONTROL_128BYTES
#define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_1_1
#define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_2_1
#define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_3_1
#define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_4_1
#define ETH_DMAARBITRATION_RXPRIORTX
#define ETH_DMATXDESC_LASTSEGMENTS
#define ETH_DMATXDESC_FIRSTSEGMENT
#define ETH_DMATXDESC_CHECKSUMBYPASS
#define ETH_DMATXDESC_CHECKSUMIPV4HEADER
#define ETH_DMATXDESC_CHECKSUMTCPUDPICMPSEGMENT
#define ETH_DMATXDESC_CHECKSUMTCPUDPICMPFULL
#define ETH_DMARXDESC_BUFFER1
#define ETH_DMARXDESC_BUFFER2
#define ETH_PMT_FLAG_WUFFRPR
#define ETH_PMT_FLAG_WUFR
#define ETH_PMT_FLAG_MPR
#define ETH_MMC_IT_TGF
#define ETH_MMC_IT_TGFMSC
#define ETH_MMC_IT_TGFSC
#define ETH_MMC_IT_RGUF
#define ETH_MMC_IT_RFAE
#define ETH_MMC_IT_RFCE
#define ETH_MAC_FLAG_TST
#define ETH_MAC_FLAG_MMCT
#define ETH_MAC_FLAG_MMCR
#define ETH_MAC_FLAG_MMC
#define ETH_MAC_FLAG_PMT
#define ETH_DMA_FLAG_TST
#define ETH_DMA_FLAG_PMT
#define ETH_DMA_FLAG_MMC
#define ETH_DMA_FLAG_DATATRANSFERERROR
#define ETH_DMA_FLAG_READWRITEERROR
#define ETH_DMA_FLAG_ACCESSERROR
#define ETH_DMA_FLAG_NIS
#define ETH_DMA_FLAG_AIS
#define ETH_DMA_FLAG_ER
#define ETH_DMA_FLAG_FBE
#define ETH_DMA_FLAG_ET
#define ETH_DMA_FLAG_RWT
#define ETH_DMA_FLAG_RPS
#define ETH_DMA_FLAG_RBU
#define ETH_DMA_FLAG_R
#define ETH_DMA_FLAG_TU
#define ETH_DMA_FLAG_RO
#define ETH_DMA_FLAG_TJT
#define ETH_DMA_FLAG_TBU
#define ETH_DMA_FLAG_TPS
#define ETH_DMA_FLAG_T
#define ETH_MAC_IT_TST
#define ETH_MAC_IT_MMCT
#define ETH_MAC_IT_MMCR
#define ETH_MAC_IT_MMC
#define ETH_MAC_IT_PMT
#define ETH_DMA_IT_TST
#define ETH_DMA_IT_PMT
#define ETH_DMA_IT_MMC
#define ETH_DMA_IT_NIS
#define ETH_DMA_IT_AIS
#define ETH_DMA_IT_ER
#define ETH_DMA_IT_FBE
#define ETH_DMA_IT_ET
#define ETH_DMA_IT_RWT
#define ETH_DMA_IT_RPS
#define ETH_DMA_IT_RBU
#define ETH_DMA_IT_R
#define ETH_DMA_IT_TU
#define ETH_DMA_IT_RO
#define ETH_DMA_IT_TJT
#define ETH_DMA_IT_TBU
#define ETH_DMA_IT_TPS
#define ETH_DMA_IT_T
#define ETH_DMA_TRANSMITPROCESS_STOPPED
#define ETH_DMA_TRANSMITPROCESS_FETCHING
#define ETH_DMA_TRANSMITPROCESS_WAITING
#define ETH_DMA_TRANSMITPROCESS_READING
#define ETH_DMA_TRANSMITPROCESS_SUSPENDED
#define ETH_DMA_TRANSMITPROCESS_CLOSING
#define ETH_DMA_RECEIVEPROCESS_STOPPED
#define ETH_DMA_RECEIVEPROCESS_FETCHING
#define ETH_DMA_RECEIVEPROCESS_WAITING
#define ETH_DMA_RECEIVEPROCESS_SUSPENDED
#define ETH_DMA_RECEIVEPROCESS_CLOSING
#define ETH_DMA_RECEIVEPROCESS_QUEUING
#define ETH_DMA_OVERFLOW_RXFIFOCOUNTER
#define ETH_DMA_OVERFLOW_MISSEDFRAMECOUNTER
#define HAL_ETH_PTP_NOT_CONFIGURATED
#define HAL_ETH_PTP_CONFIGURATED
Exported macro
#define __HAL_ETH_DMA_CLEAR_IT
#define __HAL_ETH_DMA_CLEAR_FLAG
#define ETH_WAKEUP_EXTI_LINE
#define __HAL_ETH_WAKEUP_EXTI_ENABLE_IT
#define __HAL_ETH_WAKEUP_EXTI_GET_FLAG
#define __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG
#define __HAL_ETH_WAKEUP_EXTI_GENERATE_SWIT
#define __HAL_ETH_SET_PTP_CONTROL
HAL_ETH_Init(ETH_HandleTypeDef *);
HAL_ETH_DeInit(ETH_HandleTypeDef *);
HAL_ETH_MspInit(ETH_HandleTypeDef *);
HAL_ETH_MspDeInit(ETH_HandleTypeDef *);
HAL_ETH_Start(ETH_HandleTypeDef *);
HAL_ETH_Start_IT(ETH_HandleTypeDef *);
HAL_ETH_Stop(ETH_HandleTypeDef *);
HAL_ETH_Stop_IT(ETH_HandleTypeDef *);
HAL_ETH_ReadData(ETH_HandleTypeDef *, void **);
HAL_ETH_RegisterRxAllocateCallback(ETH_HandleTypeDef *, pETH_rxAllocateCallbackTypeDef);
HAL_ETH_UnRegisterRxAllocateCallback(ETH_HandleTypeDef *);
HAL_ETH_RegisterRxLinkCallback(ETH_HandleTypeDef *, pETH_rxLinkCallbackTypeDef);
HAL_ETH_UnRegisterRxLinkCallback(ETH_HandleTypeDef *);
HAL_ETH_GetRxDataErrorCode(ETH_HandleTypeDef *, uint32_t *);
HAL_ETH_RegisterTxFreeCallback(ETH_HandleTypeDef *, pETH_txFreeCallbackTypeDef);
HAL_ETH_UnRegisterTxFreeCallback(ETH_HandleTypeDef *);
HAL_ETH_ReleaseTxPacket(ETH_HandleTypeDef *);
HAL_ETH_Transmit(ETH_HandleTypeDef *, ETH_TxPacketConfig_t *, uint32_t);
HAL_ETH_Transmit_IT(ETH_HandleTypeDef *, ETH_TxPacketConfig_t *);
HAL_ETH_WritePHYRegister(const ETH_HandleTypeDef *, uint32_t, uint32_t, uint32_t);
HAL_ETH_ReadPHYRegister(ETH_HandleTypeDef *, uint32_t, uint32_t, uint32_t *);
HAL_ETH_IRQHandler(ETH_HandleTypeDef *);
HAL_ETH_TxCpltCallback(ETH_HandleTypeDef *);
HAL_ETH_RxCpltCallback(ETH_HandleTypeDef *);
HAL_ETH_ErrorCallback(ETH_HandleTypeDef *);
HAL_ETH_PMTCallback(ETH_HandleTypeDef *);
HAL_ETH_WakeUpCallback(ETH_HandleTypeDef *);
HAL_ETH_RxAllocateCallback(uint8_t **);
HAL_ETH_RxLinkCallback(void **, void **, uint8_t *, uint16_t);
HAL_ETH_TxFreeCallback(uint32_t *);
HAL_ETH_TxPtpCallback(uint32_t *, ETH_TimeStampTypeDef *);
HAL_ETH_GetMACConfig(ETH_HandleTypeDef *, ETH_MACConfigTypeDef *);
HAL_ETH_GetDMAConfig(ETH_HandleTypeDef *, ETH_DMAConfigTypeDef *);
HAL_ETH_SetMACConfig(ETH_HandleTypeDef *, ETH_MACConfigTypeDef *);
HAL_ETH_SetDMAConfig(ETH_HandleTypeDef *, ETH_DMAConfigTypeDef *);
HAL_ETH_SetMDIOClockRange(ETH_HandleTypeDef *);
HAL_ETH_SetRxVLANIdentifier(ETH_HandleTypeDef *, uint32_t, uint32_t);
HAL_ETH_GetMACFilterConfig(ETH_HandleTypeDef *, ETH_MACFilterConfigTypeDef *);
HAL_ETH_SetMACFilterConfig(ETH_HandleTypeDef *, const ETH_MACFilterConfigTypeDef *);
HAL_ETH_SetHashTable(ETH_HandleTypeDef *, uint32_t *);
HAL_ETH_SetSourceMACAddrMatch(const ETH_HandleTypeDef *, uint32_t, const uint8_t *);
HAL_ETH_EnterPowerDownMode(ETH_HandleTypeDef *, const ETH_PowerDownConfigTypeDef *);
HAL_ETH_ExitPowerDownMode(ETH_HandleTypeDef *);
HAL_ETH_SetWakeUpFilter(ETH_HandleTypeDef *, uint32_t *, uint32_t);
HAL_ETH_GetState(const ETH_HandleTypeDef *);
HAL_ETH_GetError(const ETH_HandleTypeDef *);
HAL_ETH_GetDMAError(const ETH_HandleTypeDef *);
HAL_ETH_GetMACError(const ETH_HandleTypeDef *);
HAL_ETH_GetMACWakeUpSource(const ETH_HandleTypeDef *);
Files
loading...
CodeScopeSTM32 Libraries and SamplesHALInc/stm32f4xx_hal_eth.h
 
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
/** ****************************************************************************** * @file stm32f4xx_hal_eth.h * @author MCD Application Team * @brief Header file of ETH HAL module. ****************************************************************************** * @attention * * Copyright (c) 2016 STMicroelectronics. * All rights reserved. * * This software is licensed under terms that can be found in the LICENSE file * in the root directory of this software component. * If no LICENSE file comes with this software, it is provided AS-IS. * ****************************************************************************** *//* ... */ /* Define to prevent recursive inclusion -------------------------------------*/ #ifndef STM32F4xx_HAL_ETH_H #define STM32F4xx_HAL_ETH_H #ifdef __cplusplus extern "C" { #endif /* Includes ------------------------------------------------------------------*/ #include "stm32f4xx_hal_def.h" #if defined(ETH) /** @addtogroup STM32F4xx_HAL_Driver * @{ *//* ... */ /** @addtogroup ETH * @{ *//* ... */ /* Exported types ------------------------------------------------------------*/ #ifndef ETH_TX_DESC_CNT #define ETH_TX_DESC_CNT 4U #endif /* ETH_TX_DESC_CNT */ #ifndef ETH_RX_DESC_CNT #define ETH_RX_DESC_CNT 4U #endif /* ETH_RX_DESC_CNT */ /*********************** Descriptors struct def section ************************/ /** @defgroup ETH_Exported_Types ETH Exported Types * @{ *//* ... */ /** * @brief ETH DMA Descriptor structure definition *//* ... */ typedef struct { __IO uint32_t DESC0; __IO uint32_t DESC1; __IO uint32_t DESC2; __IO uint32_t DESC3; __IO uint32_t DESC4; __IO uint32_t DESC5; __IO uint32_t DESC6; __IO uint32_t DESC7; uint32_t BackupAddr0; /* used to store rx buffer 1 address */ uint32_t BackupAddr1; /* used to store rx buffer 2 address */ ...} ETH_DMADescTypeDef; /** * *//* ... */ /** * @brief ETH Buffers List structure definition *//* ... */ typedef struct __ETH_BufferTypeDef { uint8_t *buffer; /*<! buffer address */ uint32_t len; /*<! buffer length */ struct __ETH_BufferTypeDef *next; /*<! Pointer to the next buffer in the list */ ...} ETH_BufferTypeDef; /** * *//* ... */ /** * @brief DMA Transmit Descriptors Wrapper structure definition *//* ... */ typedef struct { uint32_t TxDesc[ETH_TX_DESC_CNT]; /*<! Tx DMA descriptors addresses */ uint32_t CurTxDesc; /*<! Current Tx descriptor index for packet transmission */ uint32_t *PacketAddress[ETH_TX_DESC_CNT]; /*<! Ethernet packet addresses array */ uint32_t *CurrentPacketAddress; /*<! Current transmit NX_PACKET addresses */ uint32_t BuffersInUse; /*<! Buffers in Use */ uint32_t releaseIndex; /*<! Release index */ ...} ETH_TxDescListTypeDef; /** * *//* ... */ /** * @brief Transmit Packet Configuration structure definition *//* ... */ typedef struct { uint32_t Attributes; /*!< Tx packet HW features capabilities. This parameter can be a combination of @ref ETH_Tx_Packet_Attributes*//* ... */ uint32_t Length; /*!< Total packet length */ ETH_BufferTypeDef *TxBuffer; /*!< Tx buffers pointers */ uint32_t SrcAddrCtrl; /*!< Specifies the source address insertion control. This parameter can be a value of @ref ETH_Tx_Packet_Source_Addr_Control *//* ... */ uint32_t CRCPadCtrl; /*!< Specifies the CRC and Pad insertion and replacement control. This parameter can be a value of @ref ETH_Tx_Packet_CRC_Pad_Control *//* ... */ uint32_t ChecksumCtrl; /*!< Specifies the checksum insertion control. This parameter can be a value of @ref ETH_Tx_Packet_Checksum_Control *//* ... */ uint32_t MaxSegmentSize; /*!< Sets TCP maximum segment size only when TCP segmentation is enabled. This parameter can be a value from 0x0 to 0x3FFF *//* ... */ uint32_t PayloadLen; /*!< Sets Total payload length only when TCP segmentation is enabled. This parameter can be a value from 0x0 to 0x3FFFF *//* ... */ uint32_t TCPHeaderLen; /*!< Sets TCP header length only when TCP segmentation is enabled. This parameter can be a value from 0x5 to 0xF *//* ... */ uint32_t VlanTag; /*!< Sets VLAN Tag only when VLAN is enabled. This parameter can be a value from 0x0 to 0xFFFF*//* ... */ uint32_t VlanCtrl; /*!< Specifies VLAN Tag insertion control only when VLAN is enabled. This parameter can be a value of @ref ETH_Tx_Packet_VLAN_Control *//* ... */ uint32_t InnerVlanTag; /*!< Sets Inner VLAN Tag only when Inner VLAN is enabled. This parameter can be a value from 0x0 to 0x3FFFF *//* ... */ uint32_t InnerVlanCtrl; /*!< Specifies Inner VLAN Tag insertion control only when Inner VLAN is enabled. This parameter can be a value of @ref ETH_Tx_Packet_Inner_VLAN_Control *//* ... */ void *pData; /*!< Specifies Application packet pointer to save */ ...} ETH_TxPacketConfig; /** * *//* ... */ /** * @brief ETH Timestamp structure definition *//* ... */ typedef struct { uint32_t TimeStampLow; uint32_t TimeStampHigh; ...} ETH_TimeStampTypeDef; /** * *//* ... */ #ifdef HAL_ETH_USE_PTP /** * @brief ETH Timeupdate structure definition *//* ... */ typedef struct { uint32_t Seconds; uint32_t NanoSeconds; ...} ETH_TimeTypeDef; /** * *//* ... */ /* ... */#endif /* HAL_ETH_USE_PTP */ /** * @brief DMA Receive Descriptors Wrapper structure definition *//* ... */ typedef struct { uint32_t RxDesc[ETH_RX_DESC_CNT]; /*<! Rx DMA descriptors addresses. */ uint32_t ItMode; /*<! If 1, DMA will generate the Rx complete interrupt. If 0, DMA will not generate the Rx complete interrupt. *//* ... */ uint32_t RxDescIdx; /*<! Current Rx descriptor. */ uint32_t RxDescCnt; /*<! Number of descriptors . */ uint32_t RxDataLength; /*<! Received Data Length. */ uint32_t RxBuildDescIdx; /*<! Current Rx Descriptor for building descriptors. */ uint32_t RxBuildDescCnt; /*<! Number of Rx Descriptors awaiting building. */ uint32_t pRxLastRxDesc; /*<! Last received descriptor. */ ETH_TimeStampTypeDef TimeStamp; /*<! Time Stamp Low value for receive. */ void *pRxStart; /*<! Pointer to the first buff. */ void *pRxEnd; /*<! Pointer to the last buff. */ ...} ETH_RxDescListTypeDef; /** * *//* ... */ /** * @brief ETH MAC Configuration Structure definition *//* ... */ typedef struct { uint32_t SourceAddrControl; /*!< Selects the Source Address Insertion or Replacement Control. This parameter can be a value of @ref ETH_Source_Addr_Control *//* ... */ FunctionalState ChecksumOffload; /*!< Enables or Disable the checksum checking for received packet payloads TCP, UDP or ICMP headers */ uint32_t InterPacketGapVal; /*!< Sets the minimum IPG between Packet during transmission. This parameter can be a value of @ref ETH_Inter_Packet_Gap *//* ... */ FunctionalState GiantPacketSizeLimitControl; /*!< Enables or disables the Giant Packet Size Limit Control. */ FunctionalState Support2KPacket; /*!< Enables or disables the IEEE 802.3as Support for 2K length Packets */ FunctionalState CRCStripTypePacket; /*!< Enables or disables the CRC stripping for Type packets.*/ FunctionalState AutomaticPadCRCStrip; /*!< Enables or disables the Automatic MAC Pad/CRC Stripping.*/ FunctionalState Watchdog; /*!< Enables or disables the Watchdog timer on Rx path.*/ FunctionalState Jabber; /*!< Enables or disables Jabber timer on Tx path.*/ FunctionalState JumboPacket; /*!< Enables or disables receiving Jumbo Packet When enabled, the MAC allows jumbo packets of 9,018 bytes without reporting a giant packet error *//* ... */ uint32_t Speed; /*!< Sets the Ethernet speed: 10/100 Mbps. This parameter can be a value of @ref ETH_Speed *//* ... */ uint32_t DuplexMode; /*!< Selects the MAC duplex mode: Half-Duplex or Full-Duplex mode This parameter can be a value of @ref ETH_Duplex_Mode *//* ... */ FunctionalState LoopbackMode; /*!< Enables or disables the loopback mode */ FunctionalState CarrierSenseBeforeTransmit; /*!< Enables or disables the Carrier Sense Before Transmission in Full Duplex Mode. */ FunctionalState ReceiveOwn; /*!< Enables or disables the Receive Own in Half Duplex mode. */ FunctionalState CarrierSenseDuringTransmit; /*!< Enables or disables the Carrier Sense During Transmission in the Half Duplex mode */ FunctionalState RetryTransmission; /*!< Enables or disables the MAC retry transmission, when a collision occurs in Half Duplex mode.*/ uint32_t BackOffLimit; /*!< Selects the BackOff limit value. This parameter can be a value of @ref ETH_Back_Off_Limit *//* ... */ FunctionalState DeferralCheck; /*!< Enables or disables the deferral check function in Half Duplex mode. */ uint32_t PreambleLength; /*!< Selects or not the Preamble Length for Transmit packets (Full Duplex mode). This parameter can be a value of @ref ETH_Preamble_Length *//* ... */ FunctionalState SlowProtocolDetect; /*!< Enable or disables the Slow Protocol Detection. */ FunctionalState CRCCheckingRxPackets; /*!< Enable or disables the CRC Checking for Received Packets. */ uint32_t GiantPacketSizeLimit; /*!< Specifies the packet size that the MAC will declare it as Giant, If it's size is greater than the value programmed in this field in units of bytes This parameter must be a number between Min_Data = 0x618 (1518 byte) and Max_Data = 0x3FFF (32 Kbyte). *//* ... */ FunctionalState ExtendedInterPacketGap; /*!< Enable or disables the extended inter packet gap. */ uint32_t ExtendedInterPacketGapVal; /*!< Sets the Extended IPG between Packet during transmission. This parameter can be a value from 0x0 to 0xFF *//* ... */ FunctionalState ProgrammableWatchdog; /*!< Enable or disables the Programmable Watchdog.*/ uint32_t WatchdogTimeout; /*!< This field is used as watchdog timeout for a received packet This parameter can be a value of @ref ETH_Watchdog_Timeout *//* ... */ uint32_t PauseTime; /*!< This field holds the value to be used in the Pause Time field in the transmit control packet. This parameter must be a number between Min_Data = 0x0 and Max_Data = 0xFFFF.*//* ... */ FunctionalState ZeroQuantaPause; /*!< Enable or disables the automatic generation of Zero Quanta Pause Control packets.*/ uint32_t PauseLowThreshold; /*!< This field configures the threshold of the PAUSE to be checked for automatic retransmission of PAUSE Packet. This parameter can be a value of @ref ETH_Pause_Low_Threshold *//* ... */ FunctionalState TransmitFlowControl; /*!< Enables or disables the MAC to transmit Pause packets in Full Duplex mode or the MAC back pressure operation in Half Duplex mode *//* ... */ FunctionalState UnicastPausePacketDetect; /*!< Enables or disables the MAC to detect Pause packets with unicast address of the station */ FunctionalState ReceiveFlowControl; /*!< Enables or disables the MAC to decodes the received Pause packet and disables its transmitter for a specified (Pause) time *//* ... */ uint32_t TransmitQueueMode; /*!< Specifies the Transmit Queue operating mode. This parameter can be a value of @ref ETH_Transmit_Mode *//* ... */ uint32_t ReceiveQueueMode; /*!< Specifies the Receive Queue operating mode. This parameter can be a value of @ref ETH_Receive_Mode *//* ... */ FunctionalState DropTCPIPChecksumErrorPacket; /*!< Enables or disables Dropping of TCPIP Checksum Error Packets. */ FunctionalState ForwardRxErrorPacket; /*!< Enables or disables forwarding Error Packets. */ FunctionalState ForwardRxUndersizedGoodPacket; /*!< Enables or disables forwarding Undersized Good Packets.*/ ...} ETH_MACConfigTypeDef; /** * *//* ... */ /** * @brief ETH DMA Configuration Structure definition *//* ... */ typedef struct { uint32_t DMAArbitration; /*!< Sets the arbitration scheme between DMA Tx and Rx This parameter can be a value of @ref ETH_DMA_Arbitration *//* ... */ FunctionalState AddressAlignedBeats; /*!< Enables or disables the AHB Master interface address aligned burst transfers on Read and Write channels *//* ... */ uint32_t BurstMode; /*!< Sets the AHB Master interface burst transfers. This parameter can be a value of @ref ETH_Burst_Mode *//* ... */ FunctionalState DropTCPIPChecksumErrorFrame; /*!< Selects or not the Dropping of TCP/IP Checksum Error Frames */ FunctionalState ReceiveStoreForward; /*!< Enables or disables the Receive store and forward mode */ FunctionalState TransmitStoreForward; /*!< Enables or disables Transmit store and forward mode */ uint32_t TxDMABurstLength; /*!< Indicates the maximum number of beats to be transferred in one Tx DMA transaction. This parameter can be a value of @ref ETH_Tx_DMA_Burst_Length *//* ... */ uint32_t TransmitThresholdControl; /*!< Selects or not the Transmit Threshold Control. This parameter can be a value of @ref ETH_Transmit_Threshold_Control *//* ... */ uint32_t RxDMABurstLength; /*!< Indicates the maximum number of beats to be transferred in one Rx DMA transaction. This parameter can be a value of @ref ETH_Rx_DMA_Burst_Length *//* ... */ FunctionalState ForwardErrorFrames; /*!< Selects or not the forward to the DMA of erroneous frames */ FunctionalState FlushRxPacket; /*!< Enables or disables the Rx Packet Flush */ FunctionalState ForwardUndersizedGoodFrames; /*!< Enables or disables the Rx FIFO to forward Undersized frames (frames with no Error and length less than 64 bytes) including pad-bytes and CRC) *//* ... */ uint32_t ReceiveThresholdControl; /*!< Selects the threshold level of the Receive FIFO. This parameter can be a value of @ref ETH_Receive_Threshold_Control *//* ... */ FunctionalState SecondFrameOperate; /*!< Selects or not the Operate on second frame mode, which allows the DMA to process a second frame of Transmit data even before obtaining the status for the first frame *//* ... */ FunctionalState EnhancedDescriptorFormat; /*!< Enables the enhanced descriptor format */ uint32_t DescriptorSkipLength; /*!< Specifies the number of word to skip between two unchained descriptors (Ring mode) This parameter must be a number between Min_Data = 0 and Max_Data = 32 *//* ... */ ...} ETH_DMAConfigTypeDef; /** * *//* ... */ /** * @brief HAL ETH Media Interfaces enum definition *//* ... */ typedef enum { HAL_ETH_MII_MODE = 0x00U, /*!< Media Independent Interface */ HAL_ETH_RMII_MODE = SYSCFG_PMC_MII_RMII_SEL /*!< Reduced Media Independent Interface */ ...} ETH_MediaInterfaceTypeDef; /** * *//* ... */ #ifdef HAL_ETH_USE_PTP /** * @brief HAL ETH PTP Update type enum definition *//* ... */ typedef enum { HAL_ETH_PTP_POSITIVE_UPDATE = 0x00000000U, /*!< PTP positive time update */ HAL_ETH_PTP_NEGATIVE_UPDATE = 0x00000001U /*!< PTP negative time update */ ...} ETH_PtpUpdateTypeDef; /** * *//* ... */ /* ... */#endif /* HAL_ETH_USE_PTP */ /** * @brief ETH Init Structure definition *//* ... */ typedef struct { uint8_t *MACAddr; /*!< MAC Address of used Hardware: must be pointer on an array of 6 bytes */ ETH_MediaInterfaceTypeDef MediaInterface; /*!< Selects the MII interface or the RMII interface. */ ETH_DMADescTypeDef *TxDesc; /*!< Provides the address of the first DMA Tx descriptor in the list */ ETH_DMADescTypeDef *RxDesc; /*!< Provides the address of the first DMA Rx descriptor in the list */ uint32_t RxBuffLen; /*!< Provides the length of Rx buffers size */ ...} ETH_InitTypeDef; /** * *//* ... */ #ifdef HAL_ETH_USE_PTP /** * @brief ETH PTP Init Structure definition *//* ... */ typedef struct { uint32_t Timestamp; /*!< Enable Timestamp */ uint32_t TimestampUpdateMode; /*!< Fine or Coarse Timestamp Update */ uint32_t TimestampInitialize; /*!< Initialize Timestamp */ uint32_t TimestampUpdate; /*!< Timestamp Update */ uint32_t TimestampAddendUpdate; /*!< Timestamp Addend Update */ uint32_t TimestampAll; /*!< Enable Timestamp for All Packets */ uint32_t TimestampRolloverMode; /*!< Timestamp Digital or Binary Rollover Control */ uint32_t TimestampV2; /*!< Enable PTP Packet Processing for Version 2 Format */ uint32_t TimestampEthernet; /*!< Enable Processing of PTP over Ethernet Packets */ uint32_t TimestampIPv6; /*!< Enable Processing of PTP Packets Sent over IPv6-UDP */ uint32_t TimestampIPv4; /*!< Enable Processing of PTP Packets Sent over IPv4-UDP */ uint32_t TimestampEvent; /*!< Enable Timestamp Snapshot for Event Messages */ uint32_t TimestampMaster; /*!< Enable Timestamp Snapshot for Event Messages */ uint32_t TimestampFilter; /*!< Enable MAC Address for PTP Packet Filtering */ uint32_t TimestampClockType; /*!< Time stamp clock node type */ uint32_t TimestampAddend; /*!< Timestamp addend value */ uint32_t TimestampSubsecondInc; /*!< Subsecond Increment */ ...} ETH_PTP_ConfigTypeDef; /** * *//* ... */ /* ... */#endif /* HAL_ETH_USE_PTP */ /** * @brief HAL State structures definition *//* ... */ typedef uint32_t HAL_ETH_StateTypeDef; /** * *//* ... */ /** * @brief HAL ETH Rx Get Buffer Function definition *//* ... */ typedef void (*pETH_rxAllocateCallbackTypeDef)(uint8_t **buffer); /*!< pointer to an ETH Rx Get Buffer Function */ /** * *//* ... */ /** * @brief HAL ETH Rx Set App Data Function definition *//* ... */ typedef void (*pETH_rxLinkCallbackTypeDef)(void **pStart, void **pEnd, uint8_t *buff, uint16_t Length); /*!< pointer to an ETH Rx Set App Data Function */ /** * *//* ... */ /** * @brief HAL ETH Tx Free Function definition *//* ... */ typedef void (*pETH_txFreeCallbackTypeDef)(uint32_t *buffer); /*!< pointer to an ETH Tx Free function */ /** * *//* ... */ /** * @brief HAL ETH Tx Free Function definition *//* ... */ typedef void (*pETH_txPtpCallbackTypeDef)(uint32_t *buffer, ETH_TimeStampTypeDef *timestamp); /*!< pointer to an ETH Tx Free function */ /** * *//* ... */ /** * @brief ETH Handle Structure definition *//* ... */ #if (USE_HAL_ETH_REGISTER_CALLBACKS == 1) typedef struct __ETH_HandleTypeDef #else typedef struct #endif /* USE_HAL_ETH_REGISTER_CALLBACKS */ { ETH_TypeDef *Instance; /*!< Register base address */ ETH_InitTypeDef Init; /*!< Ethernet Init Configuration */ ETH_TxDescListTypeDef TxDescList; /*!< Tx descriptor wrapper: holds all Tx descriptors list addresses and current descriptor index *//* ... */ ETH_RxDescListTypeDef RxDescList; /*!< Rx descriptor wrapper: holds all Rx descriptors list addresses and current descriptor index *//* ... */ #ifdef HAL_ETH_USE_PTP ETH_TimeStampTypeDef TxTimestamp; /*!< Tx Timestamp */ #endif /* HAL_ETH_USE_PTP */ __IO HAL_ETH_StateTypeDef gState; /*!< ETH state information related to global Handle management and also related to Tx operations. This parameter can be a value of @ref ETH_State_Codes *//* ... */ __IO uint32_t ErrorCode; /*!< Holds the global Error code of the ETH HAL status machine This parameter can be a value of @ref ETH_Error_Code.*//* ... */ __IO uint32_t DMAErrorCode; /*!< Holds the DMA Rx Tx Error code when a DMA AIS interrupt occurs This parameter can be a combination of @ref ETH_DMA_Status_Flags *//* ... */ __IO uint32_t MACErrorCode; /*!< Holds the MAC Rx Tx Error code when a MAC Rx or Tx status interrupt occurs This parameter can be a combination of @ref ETH_MAC_Rx_Tx_Status *//* ... */ __IO uint32_t MACWakeUpEvent; /*!< Holds the Wake Up event when the MAC exit the power down mode This parameter can be a value of @ref ETH_MAC_Wake_Up_Event *//* ... */ __IO uint32_t MACLPIEvent; /*!< Holds the LPI event when the an LPI status interrupt occurs. This parameter can be a value of @ref ETHEx_LPI_Event *//* ... */ __IO uint32_t IsPtpConfigured; /*!< Holds the PTP configuration status. This parameter can be a value of @ref ETH_PTP_Config_Status *//* ... */ #if (USE_HAL_ETH_REGISTER_CALLBACKS == 1) void (* TxCpltCallback)(struct __ETH_HandleTypeDef *heth); /*!< ETH Tx Complete Callback */ void (* RxCpltCallback)(struct __ETH_HandleTypeDef *heth); /*!< ETH Rx Complete Callback */ void (* ErrorCallback)(struct __ETH_HandleTypeDef *heth); /*!< ETH Error Callback */ void (* PMTCallback)(struct __ETH_HandleTypeDef *heth); /*!< ETH Power Management Callback */ void (* WakeUpCallback)(struct __ETH_HandleTypeDef *heth); /*!< ETH Wake UP Callback */ void (* MspInitCallback)(struct __ETH_HandleTypeDef *heth); /*!< ETH Msp Init callback */ void (* MspDeInitCallback)(struct __ETH_HandleTypeDef *heth); /*!< ETH Msp DeInit callback */ /* ... */ #endif /* USE_HAL_ETH_REGISTER_CALLBACKS */ pETH_rxAllocateCallbackTypeDef rxAllocateCallback; /*!< ETH Rx Get Buffer Function */ pETH_rxLinkCallbackTypeDef rxLinkCallback; /*!< ETH Rx Set App Data Function */ pETH_txFreeCallbackTypeDef txFreeCallback; /*!< ETH Tx Free Function */ pETH_txPtpCallbackTypeDef txPtpCallback; /*!< ETH Tx Handle Ptp Function */ ...} ETH_HandleTypeDef; /** * *//* ... */ #if (USE_HAL_ETH_REGISTER_CALLBACKS == 1) /** * @brief HAL ETH Callback ID enumeration definition *//* ... */ typedef enum { HAL_ETH_MSPINIT_CB_ID = 0x00U, /*!< ETH MspInit callback ID */ HAL_ETH_MSPDEINIT_CB_ID = 0x01U, /*!< ETH MspDeInit callback ID */ HAL_ETH_TX_COMPLETE_CB_ID = 0x02U, /*!< ETH Tx Complete Callback ID */ HAL_ETH_RX_COMPLETE_CB_ID = 0x03U, /*!< ETH Rx Complete Callback ID */ HAL_ETH_ERROR_CB_ID = 0x04U, /*!< ETH Error Callback ID */ HAL_ETH_PMT_CB_ID = 0x06U, /*!< ETH Power Management Callback ID */ HAL_ETH_WAKEUP_CB_ID = 0x08U /*!< ETH Wake UP Callback ID */ ...} HAL_ETH_CallbackIDTypeDef; /** * @brief HAL ETH Callback pointer definition *//* ... */ typedef void (*pETH_CallbackTypeDef)(ETH_HandleTypeDef *heth); /*!< pointer to an ETH callback function */ /* ... */ #endif /* USE_HAL_ETH_REGISTER_CALLBACKS */ /** * @brief ETH MAC filter structure definition *//* ... */ typedef struct { FunctionalState PromiscuousMode; /*!< Enable or Disable Promiscuous Mode */ FunctionalState ReceiveAllMode; /*!< Enable or Disable Receive All Mode */ FunctionalState HachOrPerfectFilter; /*!< Enable or Disable Perfect filtering in addition to Hash filtering */ FunctionalState HashUnicast; /*!< Enable or Disable Hash filtering on unicast packets */ FunctionalState HashMulticast; /*!< Enable or Disable Hash filtering on multicast packets */ FunctionalState PassAllMulticast; /*!< Enable or Disable passing all multicast packets */ FunctionalState SrcAddrFiltering; /*!< Enable or Disable source address filtering module */ FunctionalState SrcAddrInverseFiltering; /*!< Enable or Disable source address inverse filtering */ FunctionalState DestAddrInverseFiltering; /*!< Enable or Disable destination address inverse filtering */ FunctionalState BroadcastFilter; /*!< Enable or Disable broadcast filter */ uint32_t ControlPacketsFilter; /*!< Set the control packets filter This parameter can be a value of @ref ETH_Control_Packets_Filter *//* ... */ ...} ETH_MACFilterConfigTypeDef; /** * *//* ... */ /** * @brief ETH Power Down structure definition *//* ... */ typedef struct { FunctionalState WakeUpPacket; /*!< Enable or Disable Wake up packet detection in power down mode */ FunctionalState MagicPacket; /*!< Enable or Disable Magic packet detection in power down mode */ FunctionalState GlobalUnicast; /*!< Enable or Disable Global unicast packet detection in power down mode */ FunctionalState WakeUpForward; /*!< Enable or Disable Forwarding Wake up packets */ ...} ETH_PowerDownConfigTypeDef; /** * *//* ... */ /** * @} *//* ... */ Exported types /* Exported constants --------------------------------------------------------*/ /** @defgroup ETH_Exported_Constants ETH Exported Constants * @{ *//* ... */ /** @defgroup ETH_DMA_Tx_Descriptor_Bit_Definition ETH DMA Tx Descriptor Bit Definition * @{ *//* ... */ /* DMA Tx Normal Descriptor Read Format ----------------------------------------------------------------------------------------------- TDES0 | OWN(31) | CTRL[30:26] | Reserved[25:24] | CTRL[23:20] | Reserved[19:17] | Status[16:0] | ----------------------------------------------------------------------------------------------- TDES1 | Reserved[31:29] | Buffer2 ByteCount[28:16] | Reserved[15:13] | Buffer1 ByteCount[12:0] | ----------------------------------------------------------------------------------------------- TDES2 | Buffer1 Address [31:0] | ----------------------------------------------------------------------------------------------- TDES3 | Buffer2 Address [31:0] / Next Descriptor Address [31:0] | ----------------------------------------------------------------------------------------------- *//* ... */ /** * @brief Bit definition of TDES0 register: DMA Tx descriptor status register *//* ... */ #define ETH_DMATXDESC_OWN 0x80000000U /*!< OWN bit: descriptor is owned by DMA engine */ #define ETH_DMATXDESC_IC 0x40000000U /*!< Interrupt on Completion */ #define ETH_DMATXDESC_LS 0x20000000U /*!< Last Segment */ #define ETH_DMATXDESC_FS 0x10000000U /*!< First Segment */ #define ETH_DMATXDESC_DC 0x08000000U /*!< Disable CRC */ #define ETH_DMATXDESC_DP 0x04000000U /*!< Disable Padding */ #define ETH_DMATXDESC_TTSE 0x02000000U /*!< Transmit Time Stamp Enable */ #define ETH_DMATXDESC_CIC 0x00C00000U /*!< Checksum Insertion Control: 4 cases */ #define ETH_DMATXDESC_CIC_BYPASS 0x00000000U /*!< Do Nothing: Checksum Engine is bypassed */ #define ETH_DMATXDESC_CIC_IPV4HEADER 0x00400000U /*!< IPV4 header Checksum Insertion */ #define ETH_DMATXDESC_CIC_TCPUDPICMP_SEGMENT 0x00800000U /*!< TCP/UDP/ICMP Checksum Insertion calculated over segment only */ #define ETH_DMATXDESC_CIC_TCPUDPICMP_FULL 0x00C00000U /*!< TCP/UDP/ICMP Checksum Insertion fully calculated */ #define ETH_DMATXDESC_TER 0x00200000U /*!< Transmit End of Ring */ #define ETH_DMATXDESC_TCH 0x00100000U /*!< Second Address Chained */ #define ETH_DMATXDESC_TTSS 0x00020000U /*!< Tx Time Stamp Status */ #define ETH_DMATXDESC_IHE 0x00010000U /*!< IP Header Error */ #define ETH_DMATXDESC_ES 0x00008000U /*!< Error summary: OR of the following bits: UE || ED || EC || LCO || NC || LCA || FF || JT */ #define ETH_DMATXDESC_JT 0x00004000U /*!< Jabber Timeout */ #define ETH_DMATXDESC_FF 0x00002000U /*!< Frame Flushed: DMA/MTL flushed the frame due to SW flush */ #define ETH_DMATXDESC_PCE 0x00001000U /*!< Payload Checksum Error */ #define ETH_DMATXDESC_LCA 0x00000800U /*!< Loss of Carrier: carrier lost during transmission */ #define ETH_DMATXDESC_NC 0x00000400U /*!< No Carrier: no carrier signal from the transceiver */ #define ETH_DMATXDESC_LCO 0x00000200U /*!< Late Collision: transmission aborted due to collision */ #define ETH_DMATXDESC_EC 0x00000100U /*!< Excessive Collision: transmission aborted after 16 collisions */ #define ETH_DMATXDESC_VF 0x00000080U /*!< VLAN Frame */ #define ETH_DMATXDESC_CC 0x00000078U /*!< Collision Count */ #define ETH_DMATXDESC_ED 0x00000004U /*!< Excessive Deferral */ #define ETH_DMATXDESC_UF 0x00000002U /*!< Underflow Error: late data arrival from the memory */ #define ETH_DMATXDESC_DB 0x00000001U /*!< Deferred Bit */ /** * @brief Bit definition of TDES1 register *//* ... */ #define ETH_DMATXDESC_TBS2 0x1FFF0000U /*!< Transmit Buffer2 Size */ #define ETH_DMATXDESC_TBS1 0x00001FFFU /*!< Transmit Buffer1 Size */ /** * @brief Bit definition of TDES2 register *//* ... */ #define ETH_DMATXDESC_B1AP 0xFFFFFFFFU /*!< Buffer1 Address Pointer */ /** * @brief Bit definition of TDES3 register *//* ... */ #define ETH_DMATXDESC_B2AP 0xFFFFFFFFU /*!< Buffer2 Address Pointer */ /*--------------------------------------------------------------------------------------------- TDES6 | Transmit Time Stamp Low [31:0] | ----------------------------------------------------------------------------------------------- TDES7 | Transmit Time Stamp High [31:0] | ----------------------------------------------------------------------------------------------*//* ... */ /* Bit definition of TDES6 register */ #define ETH_DMAPTPTXDESC_TTSL 0xFFFFFFFFU /* Transmit Time Stamp Low */ /* Bit definition of TDES7 register */ #define ETH_DMAPTPTXDESC_TTSH 0xFFFFFFFFU /* Transmit Time Stamp High */ /** * @} *//* ... */ /** @defgroup ETH_DMA_Rx_Descriptor_Bit_Definition ETH DMA Rx Descriptor Bit Definition * @{ *//* ... */ /* DMA Rx Normal Descriptor read format -------------------------------------------------------------------------------------------------------------------- RDES0 | OWN(31) | Status [30:0] | --------------------------------------------------------------------------------------------------------------------- RDES1 | CTRL(31) | Reserved[30:29] | Buffer2 ByteCount[28:16] | CTRL[15:14] | Reserved(13) | Buffer1 ByteCount[12:0] | --------------------------------------------------------------------------------------------------------------------- RDES2 | Buffer1 Address [31:0] | --------------------------------------------------------------------------------------------------------------------- RDES3 | Buffer2 Address [31:0] / Next Descriptor Address [31:0] | --------------------------------------------------------------------------------------------------------------------- *//* ... */ /** * @brief Bit definition of RDES0 register: DMA Rx descriptor status register *//* ... */ #define ETH_DMARXDESC_OWN 0x80000000U /*!< OWN bit: descriptor is owned by DMA engine */ #define ETH_DMARXDESC_AFM 0x40000000U /*!< DA Filter Fail for the rx frame */ #define ETH_DMARXDESC_FL 0x3FFF0000U /*!< Receive descriptor frame length */ #define ETH_DMARXDESC_ES 0x00008000U /*!< Error summary: OR of the following bits: DE || OE || IPC || LC || RWT || RE || CE */ #define ETH_DMARXDESC_DE 0x00004000U /*!< Descriptor error: no more descriptors for receive frame */ #define ETH_DMARXDESC_SAF 0x00002000U /*!< SA Filter Fail for the received frame */ #define ETH_DMARXDESC_LE 0x00001000U /*!< Frame size not matching with length field */ #define ETH_DMARXDESC_OE 0x00000800U /*!< Overflow Error: Frame was damaged due to buffer overflow */ #define ETH_DMARXDESC_VLAN 0x00000400U /*!< VLAN Tag: received frame is a VLAN frame */ #define ETH_DMARXDESC_FS 0x00000200U /*!< First descriptor of the frame */ #define ETH_DMARXDESC_LS 0x00000100U /*!< Last descriptor of the frame */ #define ETH_DMARXDESC_IPV4HCE 0x00000080U /*!< IPC Checksum Error: Rx Ipv4 header checksum error */ #define ETH_DMARXDESC_LC 0x00000040U /*!< Late collision occurred during reception */ #define ETH_DMARXDESC_FT 0x00000020U /*!< Frame type - Ethernet, otherwise 802.3 */ #define ETH_DMARXDESC_RWT 0x00000010U /*!< Receive Watchdog Timeout: watchdog timer expired during reception */ #define ETH_DMARXDESC_RE 0x00000008U /*!< Receive error: error reported by MII interface */ #define ETH_DMARXDESC_DBE 0x00000004U /*!< Dribble bit error: frame contains non int multiple of 8 bits */ #define ETH_DMARXDESC_CE 0x00000002U /*!< CRC error */ #define ETH_DMARXDESC_MAMPCE 0x00000001U /*!< Rx MAC Address/Payload Checksum Error: Rx MAC address matched/ Rx Payload Checksum Error */ /** * @brief Bit definition of RDES1 register *//* ... */ #define ETH_DMARXDESC_DIC 0x80000000U /*!< Disable Interrupt on Completion */ #define ETH_DMARXDESC_RBS2 0x1FFF0000U /*!< Receive Buffer2 Size */ #define ETH_DMARXDESC_RER 0x00008000U /*!< Receive End of Ring */ #define ETH_DMARXDESC_RCH 0x00004000U /*!< Second Address Chained */ #define ETH_DMARXDESC_RBS1 0x00001FFFU /*!< Receive Buffer1 Size */ /** * @brief Bit definition of RDES2 register *//* ... */ #define ETH_DMARXDESC_B1AP 0xFFFFFFFFU /*!< Buffer1 Address Pointer */ /** * @brief Bit definition of RDES3 register *//* ... */ #define ETH_DMARXDESC_B2AP 0xFFFFFFFFU /*!< Buffer2 Address Pointer */ /*--------------------------------------------------------------------------------------------------------------------- RDES4 | Reserved[31:15] | Extended Status [14:0] | --------------------------------------------------------------------------------------------------------------------- RDES5 | Reserved[31:0] | --------------------------------------------------------------------------------------------------------------------- RDES6 | Receive Time Stamp Low [31:0] | --------------------------------------------------------------------------------------------------------------------- RDES7 | Receive Time Stamp High [31:0] | --------------------------------------------------------------------------------------------------------------------*//* ... */ /* Bit definition of RDES4 register */ #define ETH_DMAPTPRXDESC_PTPV 0x00002000U /* PTP Version */ #define ETH_DMAPTPRXDESC_PTPFT 0x00001000U /* PTP Frame Type */ #define ETH_DMAPTPRXDESC_PTPMT 0x00000F00U /* PTP Message Type */ #define ETH_DMAPTPRXDESC_PTPMT_SYNC 0x00000100U /* SYNC message (all clock types) *//* ... */ #define ETH_DMAPTPRXDESC_PTPMT_FOLLOWUP 0x00000200U /* FollowUp message (all clock types) *//* ... */ #define ETH_DMAPTPRXDESC_PTPMT_DELAYREQ 0x00000300U /* DelayReq message (all clock types) *//* ... */ #define ETH_DMAPTPRXDESC_PTPMT_DELAYRESP 0x00000400U /* DelayResp message (all clock types) *//* ... */ #define ETH_DMAPTPRXDESC_PTPMT_PDELAYREQ_ANNOUNCE 0x00000500U /* PdelayReq message (peer-to-peer transparent clock) or Announce message (Ordinary or Boundary clock) *//* ... */ #define ETH_DMAPTPRXDESC_PTPMT_PDELAYRESP_MANAG 0x00000600U /* PdelayResp message (peer-to-peer transparent clock) or Management message (Ordinary or Boundary clock) *//* ... */ #define ETH_DMAPTPRXDESC_PTPMT_PDELAYRESPFOLLOWUP_SIGNAL 0x00000700U /* PdelayRespFollowUp message (peer-to-peer transparent clock) or Signaling message (Ordinary or Boundary clock) *//* ... */ #define ETH_DMAPTPRXDESC_IPV6PR 0x00000080U /* IPv6 Packet Received */ #define ETH_DMAPTPRXDESC_IPV4PR 0x00000040U /* IPv4 Packet Received */ #define ETH_DMAPTPRXDESC_IPCB 0x00000020U /* IP Checksum Bypassed */ #define ETH_DMAPTPRXDESC_IPPE 0x00000010U /* IP Payload Error */ #define ETH_DMAPTPRXDESC_IPHE 0x00000008U /* IP Header Error */ #define ETH_DMAPTPRXDESC_IPPT 0x00000007U /* IP Payload Type */ #define ETH_DMAPTPRXDESC_IPPT_UDP 0x00000001U /* UDP payload encapsulated in the IP datagram *//* ... */ #define ETH_DMAPTPRXDESC_IPPT_TCP 0x00000002U /* TCP payload encapsulated in the IP datagram *//* ... */ #define ETH_DMAPTPRXDESC_IPPT_ICMP 0x00000003U /* ICMP payload encapsulated in the IP datagram *//* ... */ /* Bit definition of RDES6 register */ #define ETH_DMAPTPRXDESC_RTSL 0xFFFFFFFFU /* Receive Time Stamp Low */ /* Bit definition of RDES7 register */ #define ETH_DMAPTPRXDESC_RTSH 0xFFFFFFFFU /* Receive Time Stamp High */ /** * @} *//* ... */ /** @defgroup ETH_Frame_settings ETH frame settings * @{ *//* ... */ #define ETH_MAX_PACKET_SIZE 1528U /*!< ETH_HEADER + 2*VLAN_TAG + MAX_ETH_PAYLOAD + ETH_CRC */ #define ETH_HEADER 14U /*!< 6 byte Dest addr, 6 byte Src addr, 2 byte length/type */ #define ETH_CRC 4U /*!< Ethernet CRC */ #define ETH_VLAN_TAG 4U /*!< optional 802.1q VLAN Tag */ #define ETH_MIN_PAYLOAD 46U /*!< Minimum Ethernet payload size */ #define ETH_MAX_PAYLOAD 1500U /*!< Maximum Ethernet payload size */ #define ETH_JUMBO_FRAME_PAYLOAD 9000U /*!< Jumbo frame payload size */ /** * @} *//* ... */ /** @defgroup ETH_Error_Code ETH Error Code * @{ *//* ... */ #define HAL_ETH_ERROR_NONE 0x00000000U /*!< No error */ #define HAL_ETH_ERROR_PARAM 0x00000001U /*!< Busy error */ #define HAL_ETH_ERROR_BUSY 0x00000002U /*!< Parameter error */ #define HAL_ETH_ERROR_TIMEOUT 0x00000004U /*!< Timeout error */ #define HAL_ETH_ERROR_DMA 0x00000008U /*!< DMA transfer error */ #define HAL_ETH_ERROR_MAC 0x00000010U /*!< MAC transfer error */ 95 defines#if (USE_HAL_ETH_REGISTER_CALLBACKS == 1) #define HAL_ETH_ERROR_INVALID_CALLBACK 0x00000020U /*!< Invalid Callback error */ #endif /* USE_HAL_ETH_REGISTER_CALLBACKS */ /** * @} *//* ... */ /** @defgroup ETH_Tx_Packet_Attributes ETH Tx Packet Attributes * @{ *//* ... */ #define ETH_TX_PACKETS_FEATURES_CSUM 0x00000001U #define ETH_TX_PACKETS_FEATURES_SAIC 0x00000002U #define ETH_TX_PACKETS_FEATURES_VLANTAG 0x00000004U #define ETH_TX_PACKETS_FEATURES_INNERVLANTAG 0x00000008U #define ETH_TX_PACKETS_FEATURES_TSO 0x00000010U #define ETH_TX_PACKETS_FEATURES_CRCPAD 0x00000020U /** * @} *//* ... */ /** @defgroup ETH_Tx_Packet_Source_Addr_Control ETH Tx Packet Source Addr Control * @{ *//* ... */ #define ETH_SRC_ADDR_CONTROL_DISABLE ETH_DMATXNDESCRF_SAIC_DISABLE #define ETH_SRC_ADDR_INSERT ETH_DMATXNDESCRF_SAIC_INSERT #define ETH_SRC_ADDR_REPLACE ETH_DMATXNDESCRF_SAIC_REPLACE /** * @} *//* ... */ /** @defgroup ETH_Tx_Packet_CRC_Pad_Control ETH Tx Packet CRC Pad Control * @{ *//* ... */ #define ETH_CRC_PAD_DISABLE (uint32_t)(ETH_DMATXDESC_DP | ETH_DMATXDESC_DC) #define ETH_CRC_PAD_INSERT 0x00000000U #define ETH_CRC_INSERT ETH_DMATXDESC_DP /** * @} *//* ... */ /** @defgroup ETH_Tx_Packet_Checksum_Control ETH Tx Packet Checksum Control * @{ *//* ... */ #define ETH_CHECKSUM_DISABLE ETH_DMATXDESC_CIC_BYPASS #define ETH_CHECKSUM_IPHDR_INSERT ETH_DMATXDESC_CIC_IPV4HEADER #define ETH_CHECKSUM_IPHDR_PAYLOAD_INSERT ETH_DMATXDESC_CIC_TCPUDPICMP_SEGMENT #define ETH_CHECKSUM_IPHDR_PAYLOAD_INSERT_PHDR_CALC ETH_DMATXDESC_CIC_TCPUDPICMP_FULL /** * @} *//* ... */ /** @defgroup ETH_Tx_Packet_VLAN_Control ETH Tx Packet VLAN Control * @{ *//* ... */ #define ETH_VLAN_DISABLE ETH_DMATXNDESCRF_VTIR_DISABLE #define ETH_VLAN_REMOVE ETH_DMATXNDESCRF_VTIR_REMOVE #define ETH_VLAN_INSERT ETH_DMATXNDESCRF_VTIR_INSERT #define ETH_VLAN_REPLACE ETH_DMATXNDESCRF_VTIR_REPLACE /** * @} *//* ... */ /** @defgroup ETH_Tx_Packet_Inner_VLAN_Control ETH Tx Packet Inner VLAN Control * @{ *//* ... */ #define ETH_INNER_VLAN_DISABLE ETH_DMATXCDESC_IVTIR_DISABLE #define ETH_INNER_VLAN_REMOVE ETH_DMATXCDESC_IVTIR_REMOVE #define ETH_INNER_VLAN_INSERT ETH_DMATXCDESC_IVTIR_INSERT #define ETH_INNER_VLAN_REPLACE ETH_DMATXCDESC_IVTIR_REPLACE /** * @} *//* ... */ /** @defgroup ETH_Rx_MAC_Filter_Status ETH Rx MAC Filter Status * @{ *//* ... */ #define ETH_VLAN_FILTER_PASS ETH_DMARXDESC_VLAN #define ETH_DEST_ADDRESS_FAIL ETH_DMARXDESC_AFM #define ETH_SOURCE_ADDRESS_FAIL ETH_DMARXDESC_SAF /** * @} *//* ... */ /** @defgroup ETH_Rx_Error_Code ETH Rx Error Code * @{ *//* ... */ #define ETH_DRIBBLE_BIT_ERROR ETH_DMARXDESC_DBE #define ETH_RECEIVE_ERROR ETH_DMARXDESC_RE #define ETH_RECEIVE_OVERFLOW ETH_DMARXDESC_OE #define ETH_WATCHDOG_TIMEOUT ETH_DMARXDESC_RWT #define ETH_GIANT_PACKET ETH_DMARXDESC_IPV4HC #define ETH_CRC_ERROR ETH_DMARXDESC_CE /** * @} *//* ... */ /** @defgroup ETH_DMA_Arbitration ETH DMA Arbitration * @{ *//* ... */ #define ETH_DMAARBITRATION_RX ETH_DMAMR_DA #define ETH_DMAARBITRATION_RX1_TX1 0x00000000U #define ETH_DMAARBITRATION_RX2_TX1 ETH_DMAMR_PR_2_1 #define ETH_DMAARBITRATION_RX3_TX1 ETH_DMAMR_PR_3_1 #define ETH_DMAARBITRATION_RX4_TX1 ETH_DMAMR_PR_4_1 #define ETH_DMAARBITRATION_RX5_TX1 ETH_DMAMR_PR_5_1 #define ETH_DMAARBITRATION_RX6_TX1 ETH_DMAMR_PR_6_1 #define ETH_DMAARBITRATION_RX7_TX1 ETH_DMAMR_PR_7_1 #define ETH_DMAARBITRATION_RX8_TX1 ETH_DMAMR_PR_8_1 #define ETH_DMAARBITRATION_TX (ETH_DMAMR_TXPR | ETH_DMAMR_DA) #define ETH_DMAARBITRATION_TX1_RX1 0x00000000U #define ETH_DMAARBITRATION_TX2_RX1 (ETH_DMAMR_TXPR | ETH_DMAMR_PR_2_1) #define ETH_DMAARBITRATION_TX3_RX1 (ETH_DMAMR_TXPR | ETH_DMAMR_PR_3_1) #define ETH_DMAARBITRATION_TX4_RX1 (ETH_DMAMR_TXPR | ETH_DMAMR_PR_4_1) #define ETH_DMAARBITRATION_TX5_RX1 (ETH_DMAMR_TXPR | ETH_DMAMR_PR_5_1) #define ETH_DMAARBITRATION_TX6_RX1 (ETH_DMAMR_TXPR | ETH_DMAMR_PR_6_1) #define ETH_DMAARBITRATION_TX7_RX1 (ETH_DMAMR_TXPR | ETH_DMAMR_PR_7_1) #define ETH_DMAARBITRATION_TX8_RX1 (ETH_DMAMR_TXPR | ETH_DMAMR_PR_8_1) /** * @} *//* ... */ /** @defgroup ETH_Burst_Mode ETH Burst Mode * @{ *//* ... */ #define ETH_BURSTLENGTH_FIXED ETH_DMABMR_FB #define ETH_BURSTLENGTH_MIXED ETH_DMABMR_MB #define ETH_BURSTLENGTH_UNSPECIFIED 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_Tx_DMA_Burst_Length ETH Tx DMA Burst Length * @{ *//* ... */ #define ETH_TXDMABURSTLENGTH_1BEAT 0x00000100U /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */ #define ETH_TXDMABURSTLENGTH_2BEAT 0x00000200U /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */ #define ETH_TXDMABURSTLENGTH_4BEAT 0x00000400U /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */ #define ETH_TXDMABURSTLENGTH_8BEAT 0x00000800U /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */ #define ETH_TXDMABURSTLENGTH_16BEAT 0x00001000U /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */ #define ETH_TXDMABURSTLENGTH_32BEAT 0x00002000U /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */ #define ETH_TXDMABURSTLENGTH_4XPBL_4BEAT 0x01000100U /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */ #define ETH_TXDMABURSTLENGTH_4XPBL_8BEAT 0x01000200U /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */ #define ETH_TXDMABURSTLENGTH_4XPBL_16BEAT 0x01000400U /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */ #define ETH_TXDMABURSTLENGTH_4XPBL_32BEAT 0x01000800U /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */ #define ETH_TXDMABURSTLENGTH_4XPBL_64BEAT 0x01001000U /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */ #define ETH_TXDMABURSTLENGTH_4XPBL_128BEAT 0x01002000U /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */ /** * @} *//* ... */ /** @defgroup ETH_Rx_DMA_Burst_Length ETH Rx DMA Burst Length * @{ *//* ... */ #define ETH_RXDMABURSTLENGTH_1BEAT 0x00020000U /*!< maximum number of beats to be transferred in one RxDMA transaction is 1 */ #define ETH_RXDMABURSTLENGTH_2BEAT 0x00040000U /*!< maximum number of beats to be transferred in one RxDMA transaction is 2 */ #define ETH_RXDMABURSTLENGTH_4BEAT 0x00080000U /*!< maximum number of beats to be transferred in one RxDMA transaction is 4 */ #define ETH_RXDMABURSTLENGTH_8BEAT 0x00100000U /*!< maximum number of beats to be transferred in one RxDMA transaction is 8 */ #define ETH_RXDMABURSTLENGTH_16BEAT 0x00200000U /*!< maximum number of beats to be transferred in one RxDMA transaction is 16 */ #define ETH_RXDMABURSTLENGTH_32BEAT 0x00400000U /*!< maximum number of beats to be transferred in one RxDMA transaction is 32 */ #define ETH_RXDMABURSTLENGTH_4XPBL_4BEAT 0x01020000U /*!< maximum number of beats to be transferred in one RxDMA transaction is 4 */ #define ETH_RXDMABURSTLENGTH_4XPBL_8BEAT 0x01040000U /*!< maximum number of beats to be transferred in one RxDMA transaction is 8 */ #define ETH_RXDMABURSTLENGTH_4XPBL_16BEAT 0x01080000U /*!< maximum number of beats to be transferred in one RxDMA transaction is 16 */ #define ETH_RXDMABURSTLENGTH_4XPBL_32BEAT 0x01100000U /*!< maximum number of beats to be transferred in one RxDMA transaction is 32 */ #define ETH_RXDMABURSTLENGTH_4XPBL_64BEAT 0x01200000U /*!< maximum number of beats to be transferred in one RxDMA transaction is 64 */ #define ETH_RXDMABURSTLENGTH_4XPBL_128BEAT 0x01400000U /*!< maximum number of beats to be transferred in one RxDMA transaction is 128 */ /** * @} *//* ... */ /** @defgroup ETH_DMA_Interrupts ETH DMA Interrupts * @{ *//* ... */ #define ETH_DMA_NORMAL_IT ETH_DMACIER_NIE #define ETH_DMA_ABNORMAL_IT ETH_DMACIER_AIE #define ETH_DMA_CONTEXT_DESC_ERROR_IT ETH_DMACIER_CDEE #define ETH_DMA_FATAL_BUS_ERROR_IT ETH_DMACIER_FBEE #define ETH_DMA_EARLY_RX_IT ETH_DMACIER_ERIE #define ETH_DMA_EARLY_TX_IT ETH_DMACIER_ETIE #define ETH_DMA_RX_WATCHDOG_TIMEOUT_IT ETH_DMACIER_RWTE #define ETH_DMA_RX_PROCESS_STOPPED_IT ETH_DMACIER_RSE #define ETH_DMA_RX_BUFFER_UNAVAILABLE_IT ETH_DMACIER_RBUE #define ETH_DMA_RX_IT ETH_DMACIER_RIE #define ETH_DMA_TX_BUFFER_UNAVAILABLE_IT ETH_DMACIER_TBUE #define ETH_DMA_TX_PROCESS_STOPPED_IT ETH_DMACIER_TXSE #define ETH_DMA_TX_IT ETH_DMACIER_TIE /** * @} *//* ... */ /** @defgroup ETH_DMA_Status_Flags ETH DMA Status Flags * @{ *//* ... */ #define ETH_DMA_RX_NO_ERROR_FLAG 0x00000000U #define ETH_DMA_RX_DESC_READ_ERROR_FLAG (ETH_DMACSR_REB_BIT_2 | ETH_DMACSR_REB_BIT_1 | ETH_DMACSR_REB_BIT_0) #define ETH_DMA_RX_DESC_WRITE_ERROR_FLAG (ETH_DMACSR_REB_BIT_2 | ETH_DMACSR_REB_BIT_1) #define ETH_DMA_RX_BUFFER_READ_ERROR_FLAG (ETH_DMACSR_REB_BIT_2 | ETH_DMACSR_REB_BIT_0) #define ETH_DMA_RX_BUFFER_WRITE_ERROR_FLAG ETH_DMACSR_REB_BIT_2 #define ETH_DMA_TX_NO_ERROR_FLAG 0x00000000U #define ETH_DMA_TX_DESC_READ_ERROR_FLAG (ETH_DMACSR_TEB_BIT_2 | ETH_DMACSR_TEB_BIT_1 | ETH_DMACSR_TEB_BIT_0) #define ETH_DMA_TX_DESC_WRITE_ERROR_FLAG (ETH_DMACSR_TEB_BIT_2 | ETH_DMACSR_TEB_BIT_1) #define ETH_DMA_TX_BUFFER_READ_ERROR_FLAG (ETH_DMACSR_TEB_BIT_2 | ETH_DMACSR_TEB_BIT_0) #define ETH_DMA_TX_BUFFER_WRITE_ERROR_FLAG ETH_DMACSR_TEB_BIT_2 #define ETH_DMA_CONTEXT_DESC_ERROR_FLAG ETH_DMACSR_CDE #define ETH_DMA_FATAL_BUS_ERROR_FLAG ETH_DMACSR_FBE #define ETH_DMA_EARLY_TX_IT_FLAG ETH_DMACSR_ERI #define ETH_DMA_RX_WATCHDOG_TIMEOUT_FLAG ETH_DMACSR_RWT #define ETH_DMA_RX_PROCESS_STOPPED_FLAG ETH_DMACSR_RPS #define ETH_DMA_RX_BUFFER_UNAVAILABLE_FLAG ETH_DMACSR_RBU #define ETH_DMA_TX_PROCESS_STOPPED_FLAG ETH_DMACSR_TPS /** * @} *//* ... */ /** @defgroup ETH_Transmit_Mode ETH Transmit Mode * @{ *//* ... */ #define ETH_TRANSMITSTOREFORWARD ETH_MTLTQOMR_TSF #define ETH_TRANSMITTHRESHOLD_32 ETH_MTLTQOMR_TTC_32BITS #define ETH_TRANSMITTHRESHOLD_64 ETH_MTLTQOMR_TTC_64BITS #define ETH_TRANSMITTHRESHOLD_96 ETH_MTLTQOMR_TTC_96BITS #define ETH_TRANSMITTHRESHOLD_128 ETH_MTLTQOMR_TTC_128BITS #define ETH_TRANSMITTHRESHOLD_192 ETH_MTLTQOMR_TTC_192BITS #define ETH_TRANSMITTHRESHOLD_256 ETH_MTLTQOMR_TTC_256BITS #define ETH_TRANSMITTHRESHOLD_384 ETH_MTLTQOMR_TTC_384BITS #define ETH_TRANSMITTHRESHOLD_512 ETH_MTLTQOMR_TTC_512BITS /** * @} *//* ... */ /** @defgroup ETH_Receive_Mode ETH Receive Mode * @{ *//* ... */ #define ETH_RECEIVESTOREFORWARD ETH_MTLRQOMR_RSF #define ETH_RECEIVETHRESHOLD8_64 ETH_MTLRQOMR_RTC_64BITS #define ETH_RECEIVETHRESHOLD8_32 ETH_MTLRQOMR_RTC_32BITS #define ETH_RECEIVETHRESHOLD8_96 ETH_MTLRQOMR_RTC_96BITS #define ETH_RECEIVETHRESHOLD8_128 ETH_MTLRQOMR_RTC_128BITS /** * @} *//* ... */ /** @defgroup ETH_Pause_Low_Threshold ETH Pause Low Threshold * @{ *//* ... */ #define ETH_PAUSELOWTHRESHOLD_MINUS_4 ETH_MACTFCR_PLT_MINUS4 #define ETH_PAUSELOWTHRESHOLD_MINUS_28 ETH_MACTFCR_PLT_MINUS28 #define ETH_PAUSELOWTHRESHOLD_MINUS_36 ETH_MACTFCR_PLT_MINUS36 #define ETH_PAUSELOWTHRESHOLD_MINUS_144 ETH_MACTFCR_PLT_MINUS144 #define ETH_PAUSELOWTHRESHOLD_MINUS_256 ETH_MACTFCR_PLT_MINUS256 #define ETH_PAUSELOWTHRESHOLD_MINUS_512 ETH_MACTFCR_PLT_MINUS512 /** * @} *//* ... */ /** @defgroup ETH_Watchdog_Timeout ETH Watchdog Timeout * @{ *//* ... */ #define ETH_WATCHDOGTIMEOUT_2KB ETH_MACWTR_WTO_2KB #define ETH_WATCHDOGTIMEOUT_3KB ETH_MACWTR_WTO_3KB #define ETH_WATCHDOGTIMEOUT_4KB ETH_MACWTR_WTO_4KB #define ETH_WATCHDOGTIMEOUT_5KB ETH_MACWTR_WTO_5KB #define ETH_WATCHDOGTIMEOUT_6KB ETH_MACWTR_WTO_6KB #define ETH_WATCHDOGTIMEOUT_7KB ETH_MACWTR_WTO_7KB #define ETH_WATCHDOGTIMEOUT_8KB ETH_MACWTR_WTO_8KB #define ETH_WATCHDOGTIMEOUT_9KB ETH_MACWTR_WTO_9KB #define ETH_WATCHDOGTIMEOUT_10KB ETH_MACWTR_WTO_10KB #define ETH_WATCHDOGTIMEOUT_11KB ETH_MACWTR_WTO_12KB #define ETH_WATCHDOGTIMEOUT_12KB ETH_MACWTR_WTO_12KB #define ETH_WATCHDOGTIMEOUT_13KB ETH_MACWTR_WTO_13KB #define ETH_WATCHDOGTIMEOUT_14KB ETH_MACWTR_WTO_14KB #define ETH_WATCHDOGTIMEOUT_15KB ETH_MACWTR_WTO_15KB #define ETH_WATCHDOGTIMEOUT_16KB ETH_MACWTR_WTO_16KB /** * @} *//* ... */ /** @defgroup ETH_Inter_Packet_Gap ETH Inter Packet Gap * @{ *//* ... */ #define ETH_INTERPACKETGAP_96BIT ETH_MACCR_IPG_96BIT #define ETH_INTERPACKETGAP_88BIT ETH_MACCR_IPG_88BIT #define ETH_INTERPACKETGAP_80BIT ETH_MACCR_IPG_80BIT #define ETH_INTERPACKETGAP_72BIT ETH_MACCR_IPG_72BIT #define ETH_INTERPACKETGAP_64BIT ETH_MACCR_IPG_64BIT #define ETH_INTERPACKETGAP_56BIT ETH_MACCR_IPG_56BIT #define ETH_INTERPACKETGAP_48BIT ETH_MACCR_IPG_48BIT #define ETH_INTERPACKETGAP_40BIT ETH_MACCR_IPG_40BIT /** * @} *//* ... */ /** @defgroup ETH_Speed ETH Speed * @{ *//* ... */ #define ETH_SPEED_10M 0x00000000U #define ETH_SPEED_100M 0x00004000U /** * @} *//* ... */ /** @defgroup ETH_Duplex_Mode ETH Duplex Mode * @{ *//* ... */ #define ETH_FULLDUPLEX_MODE ETH_MACCR_DM #define ETH_HALFDUPLEX_MODE 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_Back_Off_Limit ETH Back Off Limit * @{ *//* ... */ #define ETH_BACKOFFLIMIT_10 0x00000000U #define ETH_BACKOFFLIMIT_8 0x00000020U #define ETH_BACKOFFLIMIT_4 0x00000040U #define ETH_BACKOFFLIMIT_1 0x00000060U /** * @} *//* ... */ /** @defgroup ETH_Preamble_Length ETH Preamble Length * @{ *//* ... */ #define ETH_PREAMBLELENGTH_7 ETH_MACCR_PRELEN_7 #define ETH_PREAMBLELENGTH_5 ETH_MACCR_PRELEN_5 #define ETH_PREAMBLELENGTH_3 ETH_MACCR_PRELEN_3 /** * @} *//* ... */ /** @defgroup ETH_Source_Addr_Control ETH Source Addr Control * @{ *//* ... */ #define ETH_SOURCEADDRESS_DISABLE 0x00000000U #define ETH_SOURCEADDRESS_INSERT_ADDR0 ETH_MACCR_SARC_INSADDR0 #define ETH_SOURCEADDRESS_INSERT_ADDR1 ETH_MACCR_SARC_INSADDR1 #define ETH_SOURCEADDRESS_REPLACE_ADDR0 ETH_MACCR_SARC_REPADDR0 #define ETH_SOURCEADDRESS_REPLACE_ADDR1 ETH_MACCR_SARC_REPADDR1 /** * @} *//* ... */ /** @defgroup ETH_Control_Packets_Filter ETH Control Packets Filter * @{ *//* ... */ #define ETH_CTRLPACKETS_BLOCK_ALL ETH_MACPFR_PCF_BLOCKALL #define ETH_CTRLPACKETS_FORWARD_ALL_EXCEPT_PA ETH_MACPFR_PCF_FORWARDALLEXCEPTPA #define ETH_CTRLPACKETS_FORWARD_ALL ETH_MACPFR_PCF_FORWARDALL #define ETH_CTRLPACKETS_FORWARD_PASSED_ADDR_FILTER ETH_MACPFR_PCF_FORWARDPASSEDADDRFILTER /** * @} *//* ... */ /** @defgroup ETH_VLAN_Tag_Comparison ETH VLAN Tag Comparison * @{ *//* ... */ #define ETH_VLANTAGCOMPARISON_12BIT 0x00010000U #define ETH_VLANTAGCOMPARISON_16BIT 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_MAC_addresses ETH MAC addresses * @{ *//* ... */ #define ETH_MAC_ADDRESS0 0x00000000U #define ETH_MAC_ADDRESS1 0x00000008U #define ETH_MAC_ADDRESS2 0x00000010U #define ETH_MAC_ADDRESS3 0x00000018U /** * @} *//* ... */ /** @defgroup ETH_MAC_Interrupts ETH MAC Interrupts * @{ *//* ... */ #define ETH_MAC_PMT_IT ETH_MACSR_PMTS /** * @} *//* ... */ /** @defgroup ETH_MAC_Wake_Up_Event ETH MAC Wake Up Event * @{ *//* ... */ #define ETH_WAKEUP_PACKET_RECIEVED ETH_MACPCSR_RWKPRCVD #define ETH_MAGIC_PACKET_RECIEVED ETH_MACPCSR_MGKPRCVD /** * @} *//* ... */ /** @defgroup ETH_MAC_Rx_Tx_Status ETH MAC Rx Tx Status * @{ *//* ... */ #define ETH_RECEIVE_WATCHDOG_TIMEOUT ETH_MACRXTXSR_RWT #define ETH_EXECESSIVE_COLLISIONS ETH_MACRXTXSR_EXCOL #define ETH_LATE_COLLISIONS ETH_MACRXTXSR_LCOL #define ETH_EXECESSIVE_DEFERRAL ETH_MACRXTXSR_EXDEF #define ETH_LOSS_OF_CARRIER ETH_MACRXTXSR_LCARR #define ETH_NO_CARRIER ETH_MACRXTXSR_NCARR #define ETH_TRANSMIT_JABBR_TIMEOUT ETH_MACRXTXSR_TJT /** * @} *//* ... */ /** @defgroup ETH_State_Codes ETH States * @{ *//* ... */ #define HAL_ETH_STATE_RESET 0x00000000U /*!< Peripheral not yet Initialized or disabled */ #define HAL_ETH_STATE_READY 0x00000010U /*!< Peripheral Communication started */ #define HAL_ETH_STATE_BUSY 0x00000023U /*!< an internal process is ongoing */ #define HAL_ETH_STATE_STARTED 0x00000023U /*!< an internal process is started */ #define HAL_ETH_STATE_ERROR 0x000000E0U /*!< Error State */ /** * @} *//* ... */ /** @defgroup ETH_AutoNegotiation ETH AutoNegotiation * @{ *//* ... */ #define ETH_AUTONEGOTIATION_ENABLE 0x00000001U #define ETH_AUTONEGOTIATION_DISABLE 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_Rx_Mode ETH Rx Mode * @{ *//* ... */ #define ETH_RXPOLLING_MODE 0x00000000U #define ETH_RXINTERRUPT_MODE 0x00000001U /** * @} *//* ... */ /** @defgroup ETH_Checksum_Mode ETH Checksum Mode * @{ *//* ... */ #define ETH_CHECKSUM_BY_HARDWARE 0x00000000U #define ETH_CHECKSUM_BY_SOFTWARE 0x00000001U /** * @} *//* ... */ /** @defgroup ETH_Media_Interface ETH Media Interface * @{ *//* ... */ #define ETH_MEDIA_INTERFACE_MII 0x00000000U #define ETH_MEDIA_INTERFACE_RMII (SYSCFG_PMC_MII_RMII_SEL) /** * @} *//* ... */ /** @defgroup ETH_Watchdog ETH Watchdog * @{ *//* ... */ #define ETH_WATCHDOG_ENABLE 0x00000000U #define ETH_WATCHDOG_DISABLE 0x00800000U /** * @} *//* ... */ /** @defgroup ETH_Jabber ETH Jabber * @{ *//* ... */ #define ETH_JABBER_ENABLE 0x00000000U #define ETH_JABBER_DISABLE 0x00400000U /** * @} *//* ... */ /** @defgroup ETH_Inter_Frame_Gap ETH Inter Frame Gap * @{ *//* ... */ #define ETH_INTERFRAMEGAP_96BIT 0x00000000U /*!< minimum IFG between frames during transmission is 96Bit */ #define ETH_INTERFRAMEGAP_88BIT 0x00020000U /*!< minimum IFG between frames during transmission is 88Bit */ #define ETH_INTERFRAMEGAP_80BIT 0x00040000U /*!< minimum IFG between frames during transmission is 80Bit */ #define ETH_INTERFRAMEGAP_72BIT 0x00060000U /*!< minimum IFG between frames during transmission is 72Bit */ #define ETH_INTERFRAMEGAP_64BIT 0x00080000U /*!< minimum IFG between frames during transmission is 64Bit */ #define ETH_INTERFRAMEGAP_56BIT 0x000A0000U /*!< minimum IFG between frames during transmission is 56Bit */ #define ETH_INTERFRAMEGAP_48BIT 0x000C0000U /*!< minimum IFG between frames during transmission is 48Bit */ #define ETH_INTERFRAMEGAP_40BIT 0x000E0000U /*!< minimum IFG between frames during transmission is 40Bit */ /** * @} *//* ... */ /** @defgroup ETH_Carrier_Sense ETH Carrier Sense * @{ *//* ... */ #define ETH_CARRIERSENCE_ENABLE 0x00000000U #define ETH_CARRIERSENCE_DISABLE 0x00010000U /** * @} *//* ... */ /** @defgroup ETH_Receive_Own ETH Receive Own * @{ *//* ... */ #define ETH_RECEIVEOWN_ENABLE 0x00000000U #define ETH_RECEIVEOWN_DISABLE 0x00002000U /** * @} *//* ... */ /** @defgroup ETH_Loop_Back_Mode ETH Loop Back Mode * @{ *//* ... */ #define ETH_LOOPBACKMODE_ENABLE 0x00001000U #define ETH_LOOPBACKMODE_DISABLE 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_Checksum_Offload ETH Checksum Offload * @{ *//* ... */ #define ETH_CHECKSUMOFFLAOD_ENABLE 0x00000400U #define ETH_CHECKSUMOFFLAOD_DISABLE 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_Retry_Transmission ETH Retry Transmission * @{ *//* ... */ #define ETH_RETRYTRANSMISSION_ENABLE 0x00000000U #define ETH_RETRYTRANSMISSION_DISABLE 0x00000200U /** * @} *//* ... */ /** @defgroup ETH_Automatic_Pad_CRC_Strip ETH Automatic Pad CRC Strip * @{ *//* ... */ #define ETH_AUTOMATICPADCRCSTRIP_ENABLE 0x00000080U #define ETH_AUTOMATICPADCRCSTRIP_DISABLE 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_Deferral_Check ETH Deferral Check * @{ *//* ... */ #define ETH_DEFFERRALCHECK_ENABLE 0x00000010U #define ETH_DEFFERRALCHECK_DISABLE 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_Receive_All ETH Receive All * @{ *//* ... */ #define ETH_RECEIVEALL_ENABLE 0x80000000U #define ETH_RECEIVEALL_DISABLE 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_Source_Addr_Filter ETH Source Addr Filter * @{ *//* ... */ #define ETH_SOURCEADDRFILTER_NORMAL_ENABLE 0x00000200U #define ETH_SOURCEADDRFILTER_INVERSE_ENABLE 0x00000300U #define ETH_SOURCEADDRFILTER_DISABLE 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_Pass_Control_Frames ETH Pass Control Frames * @{ *//* ... */ #define ETH_PASSCONTROLFRAMES_BLOCKALL 0x00000040U /*!< MAC filters all control frames from reaching the application */ #define ETH_PASSCONTROLFRAMES_FORWARDALL 0x00000080U /*!< MAC forwards all control frames to application even if they fail the Address Filter */ #define ETH_PASSCONTROLFRAMES_FORWARDPASSEDADDRFILTER 0x000000C0U /*!< MAC forwards control frames that pass the Address Filter. */ /** * @} *//* ... */ /** @defgroup ETH_Broadcast_Frames_Reception ETH Broadcast Frames Reception * @{ *//* ... */ #define ETH_BROADCASTFRAMESRECEPTION_ENABLE 0x00000000U #define ETH_BROADCASTFRAMESRECEPTION_DISABLE 0x00000020U /** * @} *//* ... */ /** @defgroup ETH_Destination_Addr_Filter ETH Destination Addr Filter * @{ *//* ... */ #define ETH_DESTINATIONADDRFILTER_NORMAL 0x00000000U #define ETH_DESTINATIONADDRFILTER_INVERSE 0x00000008U /** * @} *//* ... */ /** @defgroup ETH_Promiscuous_Mode ETH Promiscuous Mode * @{ *//* ... */ #define ETH_PROMISCUOUS_MODE_ENABLE 0x00000001U #define ETH_PROMISCUOUS_MODE_DISABLE 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_Multicast_Frames_Filter ETH Multicast Frames Filter * @{ *//* ... */ #define ETH_MULTICASTFRAMESFILTER_PERFECTHASHTABLE 0x00000404U #define ETH_MULTICASTFRAMESFILTER_HASHTABLE 0x00000004U #define ETH_MULTICASTFRAMESFILTER_PERFECT 0x00000000U #define ETH_MULTICASTFRAMESFILTER_NONE 0x00000010U /** * @} *//* ... */ /** @defgroup ETH_Unicast_Frames_Filter ETH Unicast Frames Filter * @{ *//* ... */ #define ETH_UNICASTFRAMESFILTER_PERFECTHASHTABLE 0x00000402U #define ETH_UNICASTFRAMESFILTER_HASHTABLE 0x00000002U #define ETH_UNICASTFRAMESFILTER_PERFECT 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_Zero_Quanta_Pause ETH Zero Quanta Pause * @{ *//* ... */ #define ETH_ZEROQUANTAPAUSE_ENABLE 0x00000000U #define ETH_ZEROQUANTAPAUSE_DISABLE 0x00000080U /** * @} *//* ... */ /** @defgroup ETH_Pause_Low_Threshold ETH Pause Low Threshold * @{ *//* ... */ #define ETH_PAUSELOWTHRESHOLD_MINUS4 0x00000000U /*!< Pause time minus 4 slot times */ #define ETH_PAUSELOWTHRESHOLD_MINUS28 0x00000010U /*!< Pause time minus 28 slot times */ #define ETH_PAUSELOWTHRESHOLD_MINUS144 0x00000020U /*!< Pause time minus 144 slot times */ #define ETH_PAUSELOWTHRESHOLD_MINUS256 0x00000030U /*!< Pause time minus 256 slot times */ /** * @} *//* ... */ /** @defgroup ETH_Unicast_Pause_Frame_Detect ETH Unicast Pause Frame Detect * @{ *//* ... */ #define ETH_UNICASTPAUSEFRAMEDETECT_ENABLE 0x00000008U #define ETH_UNICASTPAUSEFRAMEDETECT_DISABLE 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_Receive_Flow_Control ETH Receive Flow Control * @{ *//* ... */ #define ETH_RECEIVEFLOWCONTROL_ENABLE 0x00000004U #define ETH_RECEIVEFLOWCONTROL_DISABLE 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_Transmit_Flow_Control ETH Transmit Flow Control * @{ *//* ... */ #define ETH_TRANSMITFLOWCONTROL_ENABLE 0x00000002U #define ETH_TRANSMITFLOWCONTROL_DISABLE 0x00000000U /** * @} *//* ... */ /** @defgroup ETH_MAC_addresses_filter_SA_DA ETH MAC addresses filter SA DA * @{ *//* ... */ #define ETH_MAC_ADDRESSFILTER_SA 0x00000000U #define ETH_MAC_ADDRESSFILTER_DA 0x00000008U /** * @} *//* ... */ /** @defgroup ETH_MAC_addresses_filter_Mask_bytes ETH MAC addresses filter Mask bytes * @{ *//* ... */ #define ETH_MAC_ADDRESSMASK_BYTE6 0x20000000U /*!< Mask MAC Address high reg bits [15:8] */ #define ETH_MAC_ADDRESSMASK_BYTE5 0x10000000U /*!< Mask MAC Address high reg bits [7:0] */ #define ETH_MAC_ADDRESSMASK_BYTE4 0x08000000U /*!< Mask MAC Address low reg bits [31:24] */ #define ETH_MAC_ADDRESSMASK_BYTE3 0x04000000U /*!< Mask MAC Address low reg bits [23:16] */ #define ETH_MAC_ADDRESSMASK_BYTE2 0x02000000U /*!< Mask MAC Address low reg bits [15:8] */ #define ETH_MAC_ADDRESSMASK_BYTE1 0x01000000U /*!< Mask MAC Address low reg bits [70] */ /** * @} *//* ... */ /** @defgroup ETH_Transmit_Threshold_Control ETH Transmit Threshold Control * @{ *//* ... */ #define ETH_TRANSMITTHRESHOLDCONTROL_64BYTES 0x00000000U /*!< threshold level of the MTL Transmit FIFO is 64 Bytes */ #define ETH_TRANSMITTHRESHOLDCONTROL_128BYTES 0x00004000U /*!< threshold level of the MTL Transmit FIFO is 128 Bytes */ #define ETH_TRANSMITTHRESHOLDCONTROL_192BYTES 0x00008000U /*!< threshold level of the MTL Transmit FIFO is 192 Bytes */ #define ETH_TRANSMITTHRESHOLDCONTROL_256BYTES 0x0000C000U /*!< threshold level of the MTL Transmit FIFO is 256 Bytes */ #define ETH_TRANSMITTHRESHOLDCONTROL_40BYTES 0x00010000U /*!< threshold level of the MTL Transmit FIFO is 40 Bytes */ #define ETH_TRANSMITTHRESHOLDCONTROL_32BYTES 0x00014000U /*!< threshold level of the MTL Transmit FIFO is 32 Bytes */ #define ETH_TRANSMITTHRESHOLDCONTROL_24BYTES 0x00018000U /*!< threshold level of the MTL Transmit FIFO is 24 Bytes */ #define ETH_TRANSMITTHRESHOLDCONTROL_16BYTES 0x0001C000U /*!< threshold level of the MTL Transmit FIFO is 16 Bytes */ /** * @} *//* ... */ /** @defgroup ETH_Receive_Threshold_Control ETH Receive Threshold Control * @{ *//* ... */ #define ETH_RECEIVEDTHRESHOLDCONTROL_64BYTES 0x00000000U /*!< threshold level of the MTL Receive FIFO is 64 Bytes */ #define ETH_RECEIVEDTHRESHOLDCONTROL_32BYTES 0x00000008U /*!< threshold level of the MTL Receive FIFO is 32 Bytes */ #define ETH_RECEIVEDTHRESHOLDCONTROL_96BYTES 0x00000010U /*!< threshold level of the MTL Receive FIFO is 96 Bytes */ #define ETH_RECEIVEDTHRESHOLDCONTROL_128BYTES 0x00000018U /*!< threshold level of the MTL Receive FIFO is 128 Bytes */ /** * @} *//* ... */ /** @defgroup ETH_DMA_Arbitration ETH DMA Arbitration * @{ *//* ... */ #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_1_1 0x00000000U #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_2_1 0x00004000U #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_3_1 0x00008000U #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_4_1 0x0000C000U #define ETH_DMAARBITRATION_RXPRIORTX 0x00000002U /** * @} *//* ... */ /** @defgroup ETH_DMA_Tx_descriptor_segment ETH DMA Tx descriptor segment * @{ *//* ... */ #define ETH_DMATXDESC_LASTSEGMENTS 0x40000000U /*!< Last Segment */ #define ETH_DMATXDESC_FIRSTSEGMENT 0x20000000U /*!< First Segment */ /** * @} *//* ... */ /** @defgroup ETH_DMA_Tx_descriptor_Checksum_Insertion_Control ETH DMA Tx descriptor Checksum Insertion Control * @{ *//* ... */ #define ETH_DMATXDESC_CHECKSUMBYPASS 0x00000000U /*!< Checksum engine bypass */ #define ETH_DMATXDESC_CHECKSUMIPV4HEADER 0x00400000U /*!< IPv4 header checksum insertion */ #define ETH_DMATXDESC_CHECKSUMTCPUDPICMPSEGMENT 0x00800000U /*!< TCP/UDP/ICMP checksum insertion. Pseudo header checksum is assumed to be present */ #define ETH_DMATXDESC_CHECKSUMTCPUDPICMPFULL 0x00C00000U /*!< TCP/UDP/ICMP checksum fully in hardware including pseudo header */ /** * @} *//* ... */ /** @defgroup ETH_DMA_Rx_descriptor_buffers ETH DMA Rx descriptor buffers * @{ *//* ... */ #define ETH_DMARXDESC_BUFFER1 0x00000000U /*!< DMA Rx Desc Buffer1 */ #define ETH_DMARXDESC_BUFFER2 0x00000001U /*!< DMA Rx Desc Buffer2 */ /** * @} *//* ... */ /** @defgroup ETH_PMT_Flags ETH PMT Flags * @{ *//* ... */ #define ETH_PMT_FLAG_WUFFRPR 0x80000000U /*!< Wake-Up Frame Filter Register Pointer Reset */ #define ETH_PMT_FLAG_WUFR 0x00000040U /*!< Wake-Up Frame Received */ #define ETH_PMT_FLAG_MPR 0x00000020U /*!< Magic Packet Received */ /** * @} *//* ... */ /** @defgroup ETH_MMC_Tx_Interrupts ETH MMC Tx Interrupts * @{ *//* ... */ #define ETH_MMC_IT_TGF 0x00200000U /*!< When Tx good frame counter reaches half the maximum value */ #define ETH_MMC_IT_TGFMSC 0x00008000U /*!< When Tx good multi col counter reaches half the maximum value */ #define ETH_MMC_IT_TGFSC 0x00004000U /*!< When Tx good single col counter reaches half the maximum value */ /** * @} *//* ... */ /** @defgroup ETH_MMC_Rx_Interrupts ETH MMC Rx Interrupts * @{ *//* ... */ #define ETH_MMC_IT_RGUF 0x10020000U /*!< When Rx good unicast frames counter reaches half the maximum value */ #define ETH_MMC_IT_RFAE 0x10000040U /*!< When Rx alignment error counter reaches half the maximum value */ #define ETH_MMC_IT_RFCE 0x10000020U /*!< When Rx crc error counter reaches half the maximum value */ /** * @} *//* ... */ /** @defgroup ETH_MAC_Flags ETH MAC Flags * @{ *//* ... */ #define ETH_MAC_FLAG_TST 0x00000200U /*!< Time stamp trigger flag (on MAC) */ #define ETH_MAC_FLAG_MMCT 0x00000040U /*!< MMC transmit flag */ #define ETH_MAC_FLAG_MMCR 0x00000020U /*!< MMC receive flag */ #define ETH_MAC_FLAG_MMC 0x00000010U /*!< MMC flag (on MAC) */ #define ETH_MAC_FLAG_PMT 0x00000008U /*!< PMT flag (on MAC) */ /** * @} *//* ... */ /** @defgroup ETH_DMA_Flags ETH DMA Flags * @{ *//* ... */ #define ETH_DMA_FLAG_TST 0x20000000U /*!< Time-stamp trigger interrupt (on DMA) */ #define ETH_DMA_FLAG_PMT 0x10000000U /*!< PMT interrupt (on DMA) */ #define ETH_DMA_FLAG_MMC 0x08000000U /*!< MMC interrupt (on DMA) */ #define ETH_DMA_FLAG_DATATRANSFERERROR 0x00800000U /*!< Error bits 0-Rx DMA, 1-Tx DMA */ #define ETH_DMA_FLAG_READWRITEERROR 0x01000000U /*!< Error bits 0-write transfer, 1-read transfer */ #define ETH_DMA_FLAG_ACCESSERROR 0x02000000U /*!< Error bits 0-data buffer, 1-desc. access */ #define ETH_DMA_FLAG_NIS 0x00010000U /*!< Normal interrupt summary flag */ #define ETH_DMA_FLAG_AIS 0x00008000U /*!< Abnormal interrupt summary flag */ #define ETH_DMA_FLAG_ER 0x00004000U /*!< Early receive flag */ #define ETH_DMA_FLAG_FBE 0x00002000U /*!< Fatal bus error flag */ #define ETH_DMA_FLAG_ET 0x00000400U /*!< Early transmit flag */ #define ETH_DMA_FLAG_RWT 0x00000200U /*!< Receive watchdog timeout flag */ #define ETH_DMA_FLAG_RPS 0x00000100U /*!< Receive process stopped flag */ #define ETH_DMA_FLAG_RBU 0x00000080U /*!< Receive buffer unavailable flag */ #define ETH_DMA_FLAG_R 0x00000040U /*!< Receive flag */ #define ETH_DMA_FLAG_TU 0x00000020U /*!< Underflow flag */ #define ETH_DMA_FLAG_RO 0x00000010U /*!< Overflow flag */ #define ETH_DMA_FLAG_TJT 0x00000008U /*!< Transmit jabber timeout flag */ #define ETH_DMA_FLAG_TBU 0x00000004U /*!< Transmit buffer unavailable flag */ #define ETH_DMA_FLAG_TPS 0x00000002U /*!< Transmit process stopped flag */ #define ETH_DMA_FLAG_T 0x00000001U /*!< Transmit flag */ /** * @} *//* ... */ /** @defgroup ETH_MAC_Interrupts ETH MAC Interrupts * @{ *//* ... */ #define ETH_MAC_IT_TST 0x00000200U /*!< Time stamp trigger interrupt (on MAC) */ #define ETH_MAC_IT_MMCT 0x00000040U /*!< MMC transmit interrupt */ #define ETH_MAC_IT_MMCR 0x00000020U /*!< MMC receive interrupt */ #define ETH_MAC_IT_MMC 0x00000010U /*!< MMC interrupt (on MAC) */ #define ETH_MAC_IT_PMT 0x00000008U /*!< PMT interrupt (on MAC) */ /** * @} *//* ... */ /** @defgroup ETH_DMA_Interrupts ETH DMA Interrupts * @{ *//* ... */ #define ETH_DMA_IT_TST 0x20000000U /*!< Time-stamp trigger interrupt (on DMA) */ #define ETH_DMA_IT_PMT 0x10000000U /*!< PMT interrupt (on DMA) */ #define ETH_DMA_IT_MMC 0x08000000U /*!< MMC interrupt (on DMA) */ #define ETH_DMA_IT_NIS 0x00010000U /*!< Normal interrupt summary */ #define ETH_DMA_IT_AIS 0x00008000U /*!< Abnormal interrupt summary */ #define ETH_DMA_IT_ER 0x00004000U /*!< Early receive interrupt */ #define ETH_DMA_IT_FBE 0x00002000U /*!< Fatal bus error interrupt */ #define ETH_DMA_IT_ET 0x00000400U /*!< Early transmit interrupt */ #define ETH_DMA_IT_RWT 0x00000200U /*!< Receive watchdog timeout interrupt */ #define ETH_DMA_IT_RPS 0x00000100U /*!< Receive process stopped interrupt */ #define ETH_DMA_IT_RBU 0x00000080U /*!< Receive buffer unavailable interrupt */ #define ETH_DMA_IT_R 0x00000040U /*!< Receive interrupt */ #define ETH_DMA_IT_TU 0x00000020U /*!< Underflow interrupt */ #define ETH_DMA_IT_RO 0x00000010U /*!< Overflow interrupt */ #define ETH_DMA_IT_TJT 0x00000008U /*!< Transmit jabber timeout interrupt */ #define ETH_DMA_IT_TBU 0x00000004U /*!< Transmit buffer unavailable interrupt */ #define ETH_DMA_IT_TPS 0x00000002U /*!< Transmit process stopped interrupt */ #define ETH_DMA_IT_T 0x00000001U /*!< Transmit interrupt */ /** * @} *//* ... */ /** @defgroup ETH_DMA_transmit_process_state ETH DMA transmit process state * @{ *//* ... */ #define ETH_DMA_TRANSMITPROCESS_STOPPED 0x00000000U /*!< Stopped - Reset or Stop Tx Command issued */ #define ETH_DMA_TRANSMITPROCESS_FETCHING 0x00100000U /*!< Running - fetching the Tx descriptor */ #define ETH_DMA_TRANSMITPROCESS_WAITING 0x00200000U /*!< Running - waiting for status */ #define ETH_DMA_TRANSMITPROCESS_READING 0x00300000U /*!< Running - reading the data from host memory */ #define ETH_DMA_TRANSMITPROCESS_SUSPENDED 0x00600000U /*!< Suspended - Tx Descriptor unavailable */ #define ETH_DMA_TRANSMITPROCESS_CLOSING 0x00700000U /*!< Running - closing Rx descriptor */ /** * @} *//* ... */ /** @defgroup ETH_DMA_receive_process_state ETH DMA receive process state * @{ *//* ... */ #define ETH_DMA_RECEIVEPROCESS_STOPPED 0x00000000U /*!< Stopped - Reset or Stop Rx Command issued */ #define ETH_DMA_RECEIVEPROCESS_FETCHING 0x00020000U /*!< Running - fetching the Rx descriptor */ #define ETH_DMA_RECEIVEPROCESS_WAITING 0x00060000U /*!< Running - waiting for packet */ #define ETH_DMA_RECEIVEPROCESS_SUSPENDED 0x00080000U /*!< Suspended - Rx Descriptor unavailable */ #define ETH_DMA_RECEIVEPROCESS_CLOSING 0x000A0000U /*!< Running - closing descriptor */ #define ETH_DMA_RECEIVEPROCESS_QUEUING 0x000E0000U /*!< Running - queuing the receive frame into host memory */ /** * @} *//* ... */ /** @defgroup ETH_DMA_overflow ETH DMA overflow * @{ *//* ... */ #define ETH_DMA_OVERFLOW_RXFIFOCOUNTER 0x10000000U /*!< Overflow bit for FIFO overflow counter */ #define ETH_DMA_OVERFLOW_MISSEDFRAMECOUNTER 0x00010000U /*!< Overflow bit for missed frame counter */ /** * @} *//* ... */ /** @defgroup ETH_PTP_Config_Status ETH PTP Config Status * @{ *//* ... */ #define HAL_ETH_PTP_NOT_CONFIGURATED 0x00000000U /*!< ETH PTP Configuration not done */ #define HAL_ETH_PTP_CONFIGURATED 0x00000001U /*!< ETH PTP Configuration done */ 366 defines/** * @} *//* ... */ /** * @} *//* ... */ Exported constants /* Exported macro ------------------------------------------------------------*/ /** @defgroup ETH_Exported_Macros ETH Exported Macros * @{ *//* ... */ /** @brief Reset ETH handle state * @param __HANDLE__: specifies the ETH handle. * @retval None *//* ... */ #if (USE_HAL_ETH_REGISTER_CALLBACKS == 1) #define __HAL_ETH_RESET_HANDLE_STATE(__HANDLE__) do{ \ (__HANDLE__)->gState = HAL_ETH_STATE_RESET; \ (__HANDLE__)->MspInitCallback = NULL; \ (__HANDLE__)->MspDeInitCallback = NULL; \ ...} while(0)... /* ... */#else #define __HAL_ETH_RESET_HANDLE_STATE(__HANDLE__) do{ \ (__HANDLE__)->gState = HAL_ETH_STATE_RESET; \ ...} while(0)... /* ... */#endif /*USE_HAL_ETH_REGISTER_CALLBACKS */ /** * @brief Enables the specified ETHERNET DMA interrupts. * @param __HANDLE__ : ETH Handle * @param __INTERRUPT__: specifies the ETHERNET DMA interrupt sources to be * enabled @ref ETH_DMA_Interrupts * @retval None *//* ... */ #define __HAL_ETH_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DMAIER \ |= (__INTERRUPT__))... /** * @brief Disables the specified ETHERNET DMA interrupts. * @param __HANDLE__ : ETH Handle * @param __INTERRUPT__: specifies the ETHERNET DMA interrupt sources to be * disabled. @ref ETH_DMA_Interrupts * @retval None *//* ... */ #define __HAL_ETH_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DMAIER \ &= ~(__INTERRUPT__))... /** * @brief Gets the ETHERNET DMA IT source enabled or disabled. * @param __HANDLE__ : ETH Handle * @param __INTERRUPT__: specifies the interrupt source to get . @ref ETH_DMA_Interrupts * @retval The ETH DMA IT Source enabled or disabled *//* ... */ #define __HAL_ETH_DMA_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->DMAIER &\ (__INTERRUPT__)) == (__INTERRUPT__))... /** * @brief Gets the ETHERNET DMA IT pending bit. * @param __HANDLE__ : ETH Handle * @param __INTERRUPT__: specifies the interrupt source to get . @ref ETH_DMA_Interrupts * @retval The state of ETH DMA IT (SET or RESET) *//* ... */ #define __HAL_ETH_DMA_GET_IT(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->DMASR &\ (__INTERRUPT__)) == (__INTERRUPT__))... /** * @brief Clears the ETHERNET DMA IT pending bit. * @param __HANDLE__ : ETH Handle * @param __INTERRUPT__: specifies the interrupt pending bit to clear. @ref ETH_DMA_Interrupts * @retval None *//* ... */ #define __HAL_ETH_DMA_CLEAR_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DMASR = (__INTERRUPT__)) /** * @brief Checks whether the specified ETHERNET DMA flag is set or not. * @param __HANDLE__: ETH Handle * @param __FLAG__: specifies the flag to check. @ref ETH_DMA_Status_Flags * @retval The state of ETH DMA FLAG (SET or RESET). *//* ... */ #define __HAL_ETH_DMA_GET_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->DMACSR &\ ( __FLAG__)) == ( __FLAG__))... /** * @brief Clears the specified ETHERNET DMA flag. * @param __HANDLE__: ETH Handle * @param __FLAG__: specifies the flag to check. @ref ETH_DMA_Status_Flags * @retval The state of ETH DMA FLAG (SET or RESET). *//* ... */ #define __HAL_ETH_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->DMACSR = ( __FLAG__)) /** * @brief Enables the specified ETHERNET MAC interrupts. * @param __HANDLE__ : ETH Handle * @param __INTERRUPT__: specifies the ETHERNET MAC interrupt sources to be * enabled @ref ETH_MAC_Interrupts * @retval None *//* ... */ #define __HAL_ETH_MAC_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->MACIER \ |= (__INTERRUPT__))... /** * @brief Disables the specified ETHERNET MAC interrupts. * @param __HANDLE__ : ETH Handle * @param __INTERRUPT__: specifies the ETHERNET MAC interrupt sources to be * enabled @ref ETH_MAC_Interrupts * @retval None *//* ... */ #define __HAL_ETH_MAC_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->MACIER \ &= ~(__INTERRUPT__))... /** * @brief Checks whether the specified ETHERNET MAC flag is set or not. * @param __HANDLE__: ETH Handle * @param __INTERRUPT__: specifies the flag to check. @ref ETH_MAC_Interrupts * @retval The state of ETH MAC IT (SET or RESET). *//* ... */ #define __HAL_ETH_MAC_GET_IT(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->MACSR &\ ( __INTERRUPT__)) == ( __INTERRUPT__))... /*!< External interrupt line 19 Connected to the ETH wakeup EXTI Line */ #define ETH_WAKEUP_EXTI_LINE 0x00080000U /** * @brief Enable the ETH WAKEUP Exti Line. * @param __EXTI_LINE__: specifies the ETH WAKEUP Exti sources to be enabled. * @arg ETH_WAKEUP_EXTI_LINE * @retval None. *//* ... */ #define __HAL_ETH_WAKEUP_EXTI_ENABLE_IT(__EXTI_LINE__) (EXTI->IMR |= (__EXTI_LINE__)) /** * @brief checks whether the specified ETH WAKEUP Exti interrupt flag is set or not. * @param __EXTI_LINE__: specifies the ETH WAKEUP Exti sources to be cleared. * @arg ETH_WAKEUP_EXTI_LINE * @retval EXTI ETH WAKEUP Line Status. *//* ... */ #define __HAL_ETH_WAKEUP_EXTI_GET_FLAG(__EXTI_LINE__) (EXTI->PR & (__EXTI_LINE__)) /** * @brief Clear the ETH WAKEUP Exti flag. * @param __EXTI_LINE__: specifies the ETH WAKEUP Exti sources to be cleared. * @arg ETH_WAKEUP_EXTI_LINE * @retval None. *//* ... */ #define __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG(__EXTI_LINE__) (EXTI->PR = (__EXTI_LINE__)) /** * @brief enable rising edge interrupt on selected EXTI line. * @param __EXTI_LINE__: specifies the ETH WAKEUP EXTI sources to be disabled. * @arg ETH_WAKEUP_EXTI_LINE * @retval None *//* ... */ #define __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_EDGE(__EXTI_LINE__) (EXTI->FTSR &= ~(__EXTI_LINE__)); \ (EXTI->RTSR |= (__EXTI_LINE__))... /** * @brief enable falling edge interrupt on selected EXTI line. * @param __EXTI_LINE__: specifies the ETH WAKEUP EXTI sources to be disabled. * @arg ETH_WAKEUP_EXTI_LINE * @retval None *//* ... */ #define __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLING_EDGE(__EXTI_LINE__) (EXTI->RTSR &= ~(__EXTI_LINE__));\ (EXTI->FTSR |= (__EXTI_LINE__))... /** * @brief enable falling edge interrupt on selected EXTI line. * @param __EXTI_LINE__: specifies the ETH WAKEUP EXTI sources to be disabled. * @arg ETH_WAKEUP_EXTI_LINE * @retval None *//* ... */ #define __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE(__EXTI_LINE__) (EXTI->RTSR |= (__EXTI_LINE__));\ (EXTI->FTSR |= (__EXTI_LINE__))... /** * @brief Generates a Software interrupt on selected EXTI line. * @param __EXTI_LINE__: specifies the ETH WAKEUP EXTI sources to be disabled. * @arg ETH_WAKEUP_EXTI_LINE * @retval None *//* ... */ #define __HAL_ETH_WAKEUP_EXTI_GENERATE_SWIT(__EXTI_LINE__) (EXTI->SWIER |= (__EXTI_LINE__)) #define __HAL_ETH_GET_PTP_CONTROL(__HANDLE__, __FLAG__) (((((__HANDLE__)->Instance->PTPTSCR) & \ (__FLAG__)) == (__FLAG__)) ? SET : RESET)... #define __HAL_ETH_SET_PTP_CONTROL(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->PTPTSCR |= (__FLAG__)) 20 defines /** * @} *//* ... */ Exported macro /* Exported functions --------------------------------------------------------*/ /** @addtogroup ETH_Exported_Functions * @{ *//* ... */ /** @addtogroup ETH_Exported_Functions_Group1 * @{ *//* ... */ /* Initialization and de initialization functions **********************************/ HAL_StatusTypeDef HAL_ETH_Init(ETH_HandleTypeDef *heth); HAL_StatusTypeDef HAL_ETH_DeInit(ETH_HandleTypeDef *heth); void HAL_ETH_MspInit(ETH_HandleTypeDef *heth); void HAL_ETH_MspDeInit(ETH_HandleTypeDef *heth); /* Callbacks Register/UnRegister functions ***********************************/ #if (USE_HAL_ETH_REGISTER_CALLBACKS == 1) HAL_StatusTypeDef HAL_ETH_RegisterCallback(ETH_HandleTypeDef *heth, HAL_ETH_CallbackIDTypeDef CallbackID, pETH_CallbackTypeDef pCallback); HAL_StatusTypeDef HAL_ETH_UnRegisterCallback(ETH_HandleTypeDef *heth, HAL_ETH_CallbackIDTypeDef CallbackID);/* ... */ #endif /* USE_HAL_ETH_REGISTER_CALLBACKS */ /** * @} *//* ... */ /** @addtogroup ETH_Exported_Functions_Group2 * @{ *//* ... */ /* IO operation functions *******************************************************/ HAL_StatusTypeDef HAL_ETH_Start(ETH_HandleTypeDef *heth); HAL_StatusTypeDef HAL_ETH_Start_IT(ETH_HandleTypeDef *heth); HAL_StatusTypeDef HAL_ETH_Stop(ETH_HandleTypeDef *heth); HAL_StatusTypeDef HAL_ETH_Stop_IT(ETH_HandleTypeDef *heth); HAL_StatusTypeDef HAL_ETH_ReadData(ETH_HandleTypeDef *heth, void **pAppBuff); HAL_StatusTypeDef HAL_ETH_RegisterRxAllocateCallback(ETH_HandleTypeDef *heth, pETH_rxAllocateCallbackTypeDef rxAllocateCallback); HAL_StatusTypeDef HAL_ETH_UnRegisterRxAllocateCallback(ETH_HandleTypeDef *heth); HAL_StatusTypeDef HAL_ETH_RegisterRxLinkCallback(ETH_HandleTypeDef *heth, pETH_rxLinkCallbackTypeDef rxLinkCallback); HAL_StatusTypeDef HAL_ETH_UnRegisterRxLinkCallback(ETH_HandleTypeDef *heth); HAL_StatusTypeDef HAL_ETH_GetRxDataErrorCode(ETH_HandleTypeDef *heth, uint32_t *pErrorCode); HAL_StatusTypeDef HAL_ETH_RegisterTxFreeCallback(ETH_HandleTypeDef *heth, pETH_txFreeCallbackTypeDef txFreeCallback); HAL_StatusTypeDef HAL_ETH_UnRegisterTxFreeCallback(ETH_HandleTypeDef *heth); HAL_StatusTypeDef HAL_ETH_ReleaseTxPacket(ETH_HandleTypeDef *heth); #ifdef HAL_ETH_USE_PTP HAL_StatusTypeDef HAL_ETH_PTP_SetConfig(ETH_HandleTypeDef *heth, ETH_PTP_ConfigTypeDef *ptpconfig); HAL_StatusTypeDef HAL_ETH_PTP_GetConfig(ETH_HandleTypeDef *heth, ETH_PTP_ConfigTypeDef *ptpconfig); HAL_StatusTypeDef HAL_ETH_PTP_SetTime(ETH_HandleTypeDef *heth, ETH_TimeTypeDef *time); HAL_StatusTypeDef HAL_ETH_PTP_GetTime(ETH_HandleTypeDef *heth, ETH_TimeTypeDef *time); HAL_StatusTypeDef HAL_ETH_PTP_AddTimeOffset(ETH_HandleTypeDef *heth, ETH_PtpUpdateTypeDef ptpoffsettype, ETH_TimeTypeDef *timeoffset); HAL_StatusTypeDef HAL_ETH_PTP_InsertTxTimestamp(ETH_HandleTypeDef *heth); HAL_StatusTypeDef HAL_ETH_PTP_GetTxTimestamp(ETH_HandleTypeDef *heth, ETH_TimeStampTypeDef *timestamp); HAL_StatusTypeDef HAL_ETH_PTP_GetRxTimestamp(ETH_HandleTypeDef *heth, ETH_TimeStampTypeDef *timestamp); HAL_StatusTypeDef HAL_ETH_RegisterTxPtpCallback(ETH_HandleTypeDef *heth, pETH_txPtpCallbackTypeDef txPtpCallback); HAL_StatusTypeDef HAL_ETH_UnRegisterTxPtpCallback(ETH_HandleTypeDef *heth);/* ... */ #endif /* HAL_ETH_USE_PTP */ HAL_StatusTypeDef HAL_ETH_Transmit(ETH_HandleTypeDef *heth, ETH_TxPacketConfig *pTxConfig, uint32_t Timeout); HAL_StatusTypeDef HAL_ETH_Transmit_IT(ETH_HandleTypeDef *heth, ETH_TxPacketConfig *pTxConfig); HAL_StatusTypeDef HAL_ETH_WritePHYRegister(const ETH_HandleTypeDef *heth, uint32_t PHYAddr, uint32_t PHYReg, uint32_t RegValue); HAL_StatusTypeDef HAL_ETH_ReadPHYRegister(ETH_HandleTypeDef *heth, uint32_t PHYAddr, uint32_t PHYReg, uint32_t *pRegValue); void HAL_ETH_IRQHandler(ETH_HandleTypeDef *heth); void HAL_ETH_TxCpltCallback(ETH_HandleTypeDef *heth); void HAL_ETH_RxCpltCallback(ETH_HandleTypeDef *heth); void HAL_ETH_ErrorCallback(ETH_HandleTypeDef *heth); void HAL_ETH_PMTCallback(ETH_HandleTypeDef *heth); void HAL_ETH_WakeUpCallback(ETH_HandleTypeDef *heth); void HAL_ETH_RxAllocateCallback(uint8_t **buff); void HAL_ETH_RxLinkCallback(void **pStart, void **pEnd, uint8_t *buff, uint16_t Length); void HAL_ETH_TxFreeCallback(uint32_t *buff); void HAL_ETH_TxPtpCallback(uint32_t *buff, ETH_TimeStampTypeDef *timestamp); /** * @} *//* ... */ /** @addtogroup ETH_Exported_Functions_Group3 * @{ *//* ... */ /* Peripheral Control functions **********************************************/ /* MAC & DMA Configuration APIs **********************************************/ HAL_StatusTypeDef HAL_ETH_GetMACConfig(ETH_HandleTypeDef *heth, ETH_MACConfigTypeDef *macconf); HAL_StatusTypeDef HAL_ETH_GetDMAConfig(ETH_HandleTypeDef *heth, ETH_DMAConfigTypeDef *dmaconf); HAL_StatusTypeDef HAL_ETH_SetMACConfig(ETH_HandleTypeDef *heth, ETH_MACConfigTypeDef *macconf); HAL_StatusTypeDef HAL_ETH_SetDMAConfig(ETH_HandleTypeDef *heth, ETH_DMAConfigTypeDef *dmaconf); void HAL_ETH_SetMDIOClockRange(ETH_HandleTypeDef *heth); /* MAC VLAN Processing APIs ************************************************/ void HAL_ETH_SetRxVLANIdentifier(ETH_HandleTypeDef *heth, uint32_t ComparisonBits, uint32_t VLANIdentifier); /* MAC L2 Packet Filtering APIs **********************************************/ HAL_StatusTypeDef HAL_ETH_GetMACFilterConfig(ETH_HandleTypeDef *heth, ETH_MACFilterConfigTypeDef *pFilterConfig); HAL_StatusTypeDef HAL_ETH_SetMACFilterConfig(ETH_HandleTypeDef *heth, const ETH_MACFilterConfigTypeDef *pFilterConfig); HAL_StatusTypeDef HAL_ETH_SetHashTable(ETH_HandleTypeDef *heth, uint32_t *pHashTable); HAL_StatusTypeDef HAL_ETH_SetSourceMACAddrMatch(const ETH_HandleTypeDef *heth, uint32_t AddrNbr, const uint8_t *pMACAddr); /* MAC Power Down APIs *****************************************************/ void HAL_ETH_EnterPowerDownMode(ETH_HandleTypeDef *heth, const ETH_PowerDownConfigTypeDef *pPowerDownConfig); void HAL_ETH_ExitPowerDownMode(ETH_HandleTypeDef *heth); HAL_StatusTypeDef HAL_ETH_SetWakeUpFilter(ETH_HandleTypeDef *heth, uint32_t *pFilter, uint32_t Count); /** * @} *//* ... */ /** @addtogroup ETH_Exported_Functions_Group4 * @{ *//* ... */ /* Peripheral State functions **************************************************/ HAL_ETH_StateTypeDef HAL_ETH_GetState(const ETH_HandleTypeDef *heth); uint32_t HAL_ETH_GetError(const ETH_HandleTypeDef *heth); uint32_t HAL_ETH_GetDMAError(const ETH_HandleTypeDef *heth); uint32_t HAL_ETH_GetMACError(const ETH_HandleTypeDef *heth); uint32_t HAL_ETH_GetMACWakeUpSource(const ETH_HandleTypeDef *heth); /** * @} *//* ... */ /** * @} *//* ... */ /** * @} *//* ... */ /** * @} *//* ... */ /* ... */ #endif /* ETH */ #ifdef __cplusplus }extern "C" { ... } #endif /* ... */ #endif /* STM32F4xx_HAL_ETH_H */